[go: up one dir, main page]

DE3851204D1 - Herstellungsverfahren einer integrierten Halbleiterschaltungsanordnung. - Google Patents

Herstellungsverfahren einer integrierten Halbleiterschaltungsanordnung.

Info

Publication number
DE3851204D1
DE3851204D1 DE3851204T DE3851204T DE3851204D1 DE 3851204 D1 DE3851204 D1 DE 3851204D1 DE 3851204 T DE3851204 T DE 3851204T DE 3851204 T DE3851204 T DE 3851204T DE 3851204 D1 DE3851204 D1 DE 3851204D1
Authority
DE
Germany
Prior art keywords
manufacturing
integrated circuit
semiconductor integrated
circuit arrangement
arrangement
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE3851204T
Other languages
English (en)
Other versions
DE3851204T2 (de
Inventor
Kousuke Okuyama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi Ltd
Original Assignee
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi Ltd filed Critical Hitachi Ltd
Application granted granted Critical
Publication of DE3851204D1 publication Critical patent/DE3851204D1/de
Publication of DE3851204T2 publication Critical patent/DE3851204T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B20/00Read-only memory [ROM] devices
    • H10B20/27ROM only
    • H10B20/30ROM only having the source region and the drain region on the same level, e.g. lateral transistors
    • H10B20/38Doping programmed, e.g. mask ROM
    • H10B20/383Channel doping programmed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B20/00Read-only memory [ROM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0128Manufacturing their channels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0135Manufacturing their gate conductors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0156Manufacturing their doped wells

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Semiconductor Memories (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
DE3851204T 1987-11-13 1988-11-04 Herstellungsverfahren einer integrierten Halbleiterschaltungsanordnung. Expired - Fee Related DE3851204T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62285318A JP2555103B2 (ja) 1987-11-13 1987-11-13 半導体集積回路装置の製造方法

Publications (2)

Publication Number Publication Date
DE3851204D1 true DE3851204D1 (de) 1994-09-29
DE3851204T2 DE3851204T2 (de) 1995-03-02

Family

ID=17689985

Family Applications (1)

Application Number Title Priority Date Filing Date
DE3851204T Expired - Fee Related DE3851204T2 (de) 1987-11-13 1988-11-04 Herstellungsverfahren einer integrierten Halbleiterschaltungsanordnung.

Country Status (6)

Country Link
US (2) US4898840A (de)
EP (1) EP0317136B1 (de)
JP (1) JP2555103B2 (de)
KR (1) KR0120926B1 (de)
DE (1) DE3851204T2 (de)
HK (1) HK27996A (de)

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5734188A (en) * 1987-09-19 1998-03-31 Hitachi, Ltd. Semiconductor integrated circuit, method of fabricating the same and apparatus for fabricating the same
JP2555103B2 (ja) * 1987-11-13 1996-11-20 株式会社日立製作所 半導体集積回路装置の製造方法
US5917211A (en) * 1988-09-19 1999-06-29 Hitachi, Ltd. Semiconductor integrated circuit, method of fabricating the same and apparatus for fabricating the same
JP2509706B2 (ja) * 1989-08-18 1996-06-26 株式会社東芝 マスクromの製造方法
JP2509707B2 (ja) * 1989-09-04 1996-06-26 株式会社東芝 半導体装置の製造方法
JP2577093B2 (ja) * 1989-09-14 1997-01-29 三星電子株式会社 マルチゲート型mos トランジスタ構造を具備した半導体素子のセルフアライメントイオン注入方法
JP2565213B2 (ja) * 1989-10-27 1996-12-18 ソニー株式会社 読み出し専用メモリ装置
JPH0487370A (ja) * 1990-07-30 1992-03-19 Sharp Corp 半導体装置の製造方法
JPH0669208A (ja) * 1991-03-12 1994-03-11 Oki Electric Ind Co Ltd 半導体装置
US5639690A (en) * 1991-03-12 1997-06-17 Oki Electric Industry Co., Ltd. Method for manufacturing a conductive pattern structure for a semiconductor device
JP2604071B2 (ja) * 1991-05-14 1997-04-23 株式会社東芝 半導体装置の製造方法
US5236853A (en) * 1992-02-21 1993-08-17 United Microelectronics Corporation Self-aligned double density polysilicon lines for ROM and EPROM
JP2908139B2 (ja) * 1992-09-16 1999-06-21 株式会社東芝 2層ゲートプログラムromの製造方法
US5393233A (en) * 1993-07-14 1995-02-28 United Microelectronics Corporation Process for fabricating double poly high density buried bit line mask ROM
JP2581415B2 (ja) * 1993-10-08 1997-02-12 日本電気株式会社 半導体記憶装置の製造方法
US5429967A (en) * 1994-04-08 1995-07-04 United Microelectronics Corporation Process for producing a very high density mask ROM
US5380676A (en) * 1994-05-23 1995-01-10 United Microelectronics Corporation Method of manufacturing a high density ROM
US5488009A (en) * 1994-11-23 1996-01-30 United Microelectronics Corporation Post-titanium nitride mask ROM programming method
US5620915A (en) * 1995-07-12 1997-04-15 United Microelectronics Corporation Method for bypassing null-code sections for read-only memory by access line control
US5943573A (en) * 1997-01-17 1999-08-24 United Microelectronics Corp. Method of fabricating semiconductor read-only memory device
JP2001244436A (ja) * 2000-03-01 2001-09-07 Hitachi Ltd 半導体集積回路装置およびその製造方法
JP2003099414A (ja) * 2001-09-21 2003-04-04 Mitsubishi Electric Corp 半導体集積回路
US7785214B2 (en) 2008-11-26 2010-08-31 Sri Sports Limited Golf club head

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5951143B2 (ja) * 1976-08-25 1984-12-12 株式会社日立製作所 Mis形半導体装置
US4342100A (en) * 1979-01-08 1982-07-27 Texas Instruments Incorporated Implant programmable metal gate MOS read only memory
JPS5831901B2 (ja) * 1979-05-10 1983-07-09 忠敬 駒木根 無機質防菌防腐用飼料添加剤
JPS55150860A (en) * 1979-05-10 1980-11-25 Toshiyuki Oota Liquid food
US4332077A (en) * 1979-08-10 1982-06-01 Rca Corporation Method of making electrically programmable control gate injected floating gate solid state memory transistor
US4295209A (en) * 1979-11-28 1981-10-13 General Motors Corporation Programming an IGFET read-only-memory
US4364167A (en) * 1979-11-28 1982-12-21 General Motors Corporation Programming an IGFET read-only-memory
US4458406A (en) * 1979-12-28 1984-07-10 Ibm Corporation Making LSI devices with double level polysilicon structures
JPS56150860A (en) * 1980-04-24 1981-11-21 Fujitsu Ltd Manufacture of semiconductor memory device
JPS56150858A (en) * 1980-04-25 1981-11-21 Hitachi Ltd Semiconductor device and manufacture thereof
US4531203A (en) * 1980-12-20 1985-07-23 Tokyo Shibaura Denki Kabushiki Kaisha Semiconductor memory device and method for manufacturing the same
JPS57109190A (en) * 1980-12-26 1982-07-07 Fujitsu Ltd Semiconductor storage device and its manufacture
US4364165A (en) * 1981-05-28 1982-12-21 General Motors Corporation Late programming using a silicon nitride interlayer
FR2530905B1 (fr) * 1982-07-26 1986-07-04 Tigre Procede de traitement et de manipulation d'images et console pour la mise en oeuvre du procede
JPS6016561A (ja) * 1983-07-06 1985-01-28 Osamu Takami 蓮根を主材とした麺類とその製造方法
JPS6142168A (ja) * 1984-08-02 1986-02-28 Sharp Corp 読み出し専用メモリ
JPS6143470A (ja) * 1984-08-08 1986-03-03 Hitachi Ltd 半導体装置の製造方法
JPS628558A (ja) * 1985-07-05 1987-01-16 Hitachi Ltd 半導体集積回路装置
JPS6216561A (ja) * 1985-07-15 1987-01-24 Fuji Xerox Co Ltd 半導体装置およびその製造方法
JPH0797606B2 (ja) * 1986-10-22 1995-10-18 株式会社日立製作所 半導体集積回路装置の製造方法
JPS63239976A (ja) * 1987-03-27 1988-10-05 Toshiba Corp マスクromの製造方法
JP2555103B2 (ja) * 1987-11-13 1996-11-20 株式会社日立製作所 半導体集積回路装置の製造方法

Also Published As

Publication number Publication date
DE3851204T2 (de) 1995-03-02
US4898840A (en) 1990-02-06
JPH01128564A (ja) 1989-05-22
KR0120926B1 (ko) 1997-10-27
EP0317136B1 (de) 1994-08-24
JP2555103B2 (ja) 1996-11-20
EP0317136A3 (de) 1991-01-16
HK27996A (en) 1996-02-23
US5063170A (en) 1991-11-05
KR890008984A (ko) 1989-07-13
EP0317136A2 (de) 1989-05-24

Similar Documents

Publication Publication Date Title
DE3851204D1 (de) Herstellungsverfahren einer integrierten Halbleiterschaltungsanordnung.
DE69030129D1 (de) Herstellungsverfahren einer integrierten Halbleiterschaltung
DE3885963D1 (de) Ausgangsschaltung einer integrierten Halbleiterschaltungsanordnung.
EP0166003A4 (de) Integrierte halbleiterschaltung.
DE3885112D1 (de) Gehäuse einer integrierten Schaltung.
DE3851847D1 (de) Integrierte Halbleiterschaltung mit einer Mehrzahl von Schaltungsblöcken äquivalenter Funktionen.
DE3855797D1 (de) Integrierte Halbleiterschaltung
DE3789069D1 (de) Verarbeitung einer Halbleiterscheibe.
KR910016234A (ko) 반도체 집적회로
KR880701023A (ko) 반도체 장치 제조 방법
DE68927026D1 (de) Herstellungsverfahren einer Halbleitervorrichtung
KR880004552A (ko) 반도체장치 제조방법
DE69030775D1 (de) Herstelllungsverfahren einer Halbleitervorrichtung
KR860002862A (ko) 반도체장치의 제조방법
KR850006258A (ko) 반도체장치 제조방법
DE3886074D1 (de) Herstellung einer Halbleiterstruktur.
DE3684539D1 (de) Herstellungsverfahren einer halbleitervorrichtung.
KR880006786A (ko) 반도체장치의 제조방법
KR880701457A (ko) 반도체 장치 제조 방법
DE69006434D1 (de) Herstellungsverfahren einer Halbleiteranordnung.
DE3782775D1 (de) Integrierte halbleiterschaltung.
KR860005437A (ko) 반도체장치의 제조방법
KR860000710A (ko) 반도체장치 제조방법
KR880008418A (ko) 반도체장치의 제조방법
DE3884492D1 (de) Integrierte halbleiterschaltungsanordnung.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee