KR100534196B1 - 위상 동기 루프 - Google Patents
위상 동기 루프 Download PDFInfo
- Publication number
- KR100534196B1 KR100534196B1 KR10-2001-7006351A KR20017006351A KR100534196B1 KR 100534196 B1 KR100534196 B1 KR 100534196B1 KR 20017006351 A KR20017006351 A KR 20017006351A KR 100534196 B1 KR100534196 B1 KR 100534196B1
- Authority
- KR
- South Korea
- Prior art keywords
- signal
- frequency
- controlled oscillator
- voltage controlled
- oscillation frequency
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/10—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
- H03L7/101—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using an additional control signal to the controlled loop oscillator derived from a signal generated in the loop
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S331/00—Oscillators
- Y10S331/02—Phase locked loop having lock indicating or detecting means
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
Claims (6)
- 위상 비교기(1), 루프 필터(2), 전압 제어 발진기(3) 및 분주기(4)를 순차 루프 접속한 PLL 회로로서,상기 PLL 동작이 정지한 것을 검출하는 동작 정지 검출 수단과, 상기 동작 정지 검출 수단이 동작 정지를 검출하면, 상기 전압 제어 발진기를 그 발진 주파수가 낮아지도록 제어하는 제어 수단을 포함하는, 상기 PLL 회로에 있어서,상기 동작 정지 검출 수단(5)은 상기 분주기의 출력 신호의 유무를 검출하는 수단 또는 상기 전압 제어 발진기(3)의 발진 주파수가 미리 결정된 값을 초과하는 지를 검출하는 수단인 것을 특징으로 하는, PLL 회로.
- 삭제
- 삭제
- 삭제
- 제 1 항에 있어서,상기 제어 수단은 상기 위상 비교기(1)의 출력을 상기 전압 제어 발진기(3)의 발진 주파수가 저하되는 값으로 전환시키는 수단인 것을 특징으로 하는, PLL 회로.
- 제 1 항 또는 제 5 항에 있어서,상기 제어 수단은 상기 위상 비교기(1)에 입력되는 비교 신호를 상기 전압 제어 발진기(3)의 발진 주파수가 저하되도록 전환시키는 수단인 것을 특징으로 하는, PLL 회로.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP99-267168 | 1999-09-21 | ||
JP26716899A JP3849368B2 (ja) | 1999-09-21 | 1999-09-21 | Pll回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20010093790A KR20010093790A (ko) | 2001-10-29 |
KR100534196B1 true KR100534196B1 (ko) | 2005-12-08 |
Family
ID=17441057
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR10-2001-7006351A Expired - Fee Related KR100534196B1 (ko) | 1999-09-21 | 2000-08-23 | 위상 동기 루프 |
Country Status (13)
Country | Link |
---|---|
US (1) | US6768357B1 (ko) |
EP (1) | EP1143622B1 (ko) |
JP (1) | JP3849368B2 (ko) |
KR (1) | KR100534196B1 (ko) |
CN (1) | CN1321360A (ko) |
AT (1) | ATE252292T1 (ko) |
AU (1) | AU771267B2 (ko) |
CA (1) | CA2351759C (ko) |
DE (1) | DE60005924T2 (ko) |
ES (1) | ES2204675T3 (ko) |
RU (1) | RU2235421C2 (ko) |
TW (1) | TW456107B (ko) |
WO (1) | WO2001022593A1 (ko) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100862509B1 (ko) | 2007-03-09 | 2008-10-08 | 삼성전기주식회사 | 저전력용 스택 구조 위상 동기 루프 |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002318265A (ja) * | 2001-04-24 | 2002-10-31 | Hitachi Ltd | 半導体集積回路及び半導体集積回路のテスト方法 |
US7085982B2 (en) * | 2002-01-18 | 2006-08-01 | Hitachi, Ltd. | Pulse generation circuit and semiconductor tester that uses the pulse generation circuit |
JP2006254122A (ja) * | 2005-03-10 | 2006-09-21 | Fujitsu Ltd | Pll回路およびpll回路の発振動作制御方法 |
JP2007181046A (ja) * | 2005-12-28 | 2007-07-12 | Matsushita Electric Ind Co Ltd | 受信回路、受信装置および受信方法 |
JP4667525B2 (ja) * | 2007-06-22 | 2011-04-13 | 富士通セミコンダクター株式会社 | Pll制御回路、pll装置及びpll制御方法 |
CN109379076A (zh) * | 2018-10-24 | 2019-02-22 | 佛山市秀声电子科技有限公司 | 一种模数结合的低频锁相环 |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06338786A (ja) * | 1993-05-31 | 1994-12-06 | Sanyo Electric Co Ltd | マイクロコンピュータ |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
SU535715A1 (ru) * | 1974-08-02 | 1976-11-15 | Северо-Западный Заочный Политехнический Институт | Устройство дл фазовой автоподстройки частоты |
JPS51114058A (en) * | 1975-04-01 | 1976-10-07 | Nippon Gakki Seizo Kk | Pll system |
US4461990A (en) * | 1982-10-01 | 1984-07-24 | General Electric Company | Phase control circuit for low voltage load |
US4769704A (en) * | 1985-06-04 | 1988-09-06 | Matsushita Electric Industrial Co., Ltd. | Synchronization signal generator |
JP2610171B2 (ja) * | 1988-08-31 | 1997-05-14 | 日本電気エンジニアリング株式会社 | 位相同期回路 |
JP2710990B2 (ja) * | 1989-07-12 | 1998-02-10 | 三菱電機株式会社 | 映像中間周波信号処理回路 |
JPH04142812A (ja) * | 1990-10-04 | 1992-05-15 | Toshiba Corp | 位相同期回路 |
JP3395411B2 (ja) * | 1994-11-21 | 2003-04-14 | ソニー株式会社 | 位相比較回路及び位相同期回路 |
US5598396A (en) * | 1995-02-15 | 1997-01-28 | Matsushita Electric Industrial Co., Ltd. | Optical disk reproducing apparatus |
JP3824172B2 (ja) * | 1995-08-14 | 2006-09-20 | 株式会社ルネサステクノロジ | Pll回路 |
DE19600722A1 (de) | 1996-01-11 | 1997-07-17 | Bayer Ag | Verfahren zur Herstellung von gegebenenfalls substituierten 4-Aminodiphenylaminen |
JPH10107627A (ja) | 1996-10-01 | 1998-04-24 | Kawasaki Steel Corp | Pll回路 |
JPH11122102A (ja) | 1997-10-14 | 1999-04-30 | Kawasaki Steel Corp | Pll回路 |
US5939949A (en) * | 1998-03-16 | 1999-08-17 | National Semiconductor Corporation | Self-adjusting startup control for charge pump current source in phase locked loop |
-
1999
- 1999-09-21 JP JP26716899A patent/JP3849368B2/ja not_active Expired - Fee Related
-
2000
- 2000-07-29 TW TW089115257A patent/TW456107B/zh not_active IP Right Cessation
- 2000-08-23 WO PCT/JP2000/005629 patent/WO2001022593A1/ja active IP Right Grant
- 2000-08-23 CN CN00801804A patent/CN1321360A/zh active Pending
- 2000-08-23 EP EP00954915A patent/EP1143622B1/en not_active Expired - Lifetime
- 2000-08-23 RU RU2001117072/09A patent/RU2235421C2/ru not_active IP Right Cessation
- 2000-08-23 CA CA002351759A patent/CA2351759C/en not_active Expired - Fee Related
- 2000-08-23 AT AT00954915T patent/ATE252292T1/de not_active IP Right Cessation
- 2000-08-23 US US09/806,054 patent/US6768357B1/en not_active Expired - Lifetime
- 2000-08-23 ES ES00954915T patent/ES2204675T3/es not_active Expired - Lifetime
- 2000-08-23 KR KR10-2001-7006351A patent/KR100534196B1/ko not_active Expired - Fee Related
- 2000-08-23 DE DE60005924T patent/DE60005924T2/de not_active Expired - Lifetime
- 2000-08-23 AU AU67257/00A patent/AU771267B2/en not_active Ceased
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06338786A (ja) * | 1993-05-31 | 1994-12-06 | Sanyo Electric Co Ltd | マイクロコンピュータ |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100862509B1 (ko) | 2007-03-09 | 2008-10-08 | 삼성전기주식회사 | 저전력용 스택 구조 위상 동기 루프 |
Also Published As
Publication number | Publication date |
---|---|
AU771267B2 (en) | 2004-03-18 |
CA2351759A1 (en) | 2001-03-29 |
DE60005924T2 (de) | 2004-05-06 |
WO2001022593A1 (fr) | 2001-03-29 |
US6768357B1 (en) | 2004-07-27 |
EP1143622A1 (en) | 2001-10-10 |
DE60005924D1 (de) | 2003-11-20 |
CN1321360A (zh) | 2001-11-07 |
EP1143622A4 (en) | 2002-05-15 |
RU2235421C2 (ru) | 2004-08-27 |
JP2001094416A (ja) | 2001-04-06 |
CA2351759C (en) | 2004-03-09 |
KR20010093790A (ko) | 2001-10-29 |
TW456107B (en) | 2001-09-21 |
EP1143622B1 (en) | 2003-10-15 |
ES2204675T3 (es) | 2004-05-01 |
JP3849368B2 (ja) | 2006-11-22 |
ATE252292T1 (de) | 2003-11-15 |
AU6725700A (en) | 2001-04-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5648744A (en) | System and method for voltage controlled oscillator automatic band selection | |
KR100549868B1 (ko) | 락 검출기능을 구비한 위상동기루프 회로 및 위상동기루프회로의 락 검출방법 | |
JP3232351B2 (ja) | デジタル回路装置 | |
US6667663B2 (en) | Phase locked loop circuit | |
CN100553148C (zh) | 具有改进的锁相/解锁检测功能的锁相回路 | |
US7054403B2 (en) | Phase-Locked Loop | |
JPH09266442A (ja) | 位相同期システム | |
KR100534196B1 (ko) | 위상 동기 루프 | |
US6940323B2 (en) | Phase locked loop circuit with an unlock detection circuit and a switch | |
US6518845B2 (en) | PLL frequency synthesizer circuit | |
US6757349B1 (en) | PLL frequency synthesizer with lock detection circuit | |
US5153725A (en) | Automatic frequency control circuit | |
US6118345A (en) | Process and device for locking-in a YIG-tuned oscillator | |
US20030214330A1 (en) | Phase-locked loop circuit | |
US6577695B1 (en) | Emulating narrow band phase-locked loop behavior on a wide band phase-locked loop | |
JP3356715B2 (ja) | Pll回路 | |
US20020021368A1 (en) | PLL circuit for CRT monitor horizontal drive signal | |
US20240291493A1 (en) | Phase locked loop circuit | |
JP2001044826A (ja) | 高周波変調式位相同期ループ回路 | |
JPH10233681A (ja) | Pll回路 | |
KR20060090909A (ko) | 듀얼 루프를 가지는 위상동조기 및 그의 제어방법 | |
US20050266816A1 (en) | PLL synthesizer | |
JPH10285024A (ja) | 高速ロックアップ機能付pll回路 | |
JP2007124478A (ja) | Pll回路 | |
JPH08125532A (ja) | 位相同期回路 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PA0105 | International application |
Patent event date: 20010519 Patent event code: PA01051R01D Comment text: International Patent Application |
|
PG1501 | Laying open of application | ||
A201 | Request for examination | ||
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 20030509 Comment text: Request for Examination of Application |
|
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 20050224 Patent event code: PE09021S01D |
|
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 20050926 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20051201 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 20051202 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
PR1001 | Payment of annual fee |
Payment date: 20081125 Start annual number: 4 End annual number: 4 |
|
PR1001 | Payment of annual fee |
Payment date: 20091124 Start annual number: 5 End annual number: 5 |
|
PR1001 | Payment of annual fee |
Payment date: 20101125 Start annual number: 6 End annual number: 6 |
|
PR1001 | Payment of annual fee |
Payment date: 20111125 Start annual number: 7 End annual number: 7 |
|
FPAY | Annual fee payment |
Payment date: 20121121 Year of fee payment: 8 |
|
PR1001 | Payment of annual fee |
Payment date: 20121121 Start annual number: 8 End annual number: 8 |
|
FPAY | Annual fee payment |
Payment date: 20131126 Year of fee payment: 9 |
|
PR1001 | Payment of annual fee |
Payment date: 20131126 Start annual number: 9 End annual number: 9 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |
Termination category: Default of registration fee Termination date: 20151109 |