DE69023951D1 - Verfahren zur Herstellung von Kontakten an einer Halbleitervorrichtung. - Google Patents
Verfahren zur Herstellung von Kontakten an einer Halbleitervorrichtung.Info
- Publication number
- DE69023951D1 DE69023951D1 DE69023951T DE69023951T DE69023951D1 DE 69023951 D1 DE69023951 D1 DE 69023951D1 DE 69023951 T DE69023951 T DE 69023951T DE 69023951 T DE69023951 T DE 69023951T DE 69023951 D1 DE69023951 D1 DE 69023951D1
- Authority
- DE
- Germany
- Prior art keywords
- semiconductor device
- making contacts
- contacts
- making
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28525—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising semiconducting material
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/011—Bipolar transistors
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/124—Polycrystalline emitter
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/97—Specified etch stop material
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Bipolar Transistors (AREA)
- Drying Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/351,993 US5010039A (en) | 1989-05-15 | 1989-05-15 | Method of forming contacts to a semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69023951D1 true DE69023951D1 (de) | 1996-01-18 |
DE69023951T2 DE69023951T2 (de) | 1996-06-20 |
Family
ID=23383332
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69023951T Expired - Fee Related DE69023951T2 (de) | 1989-05-15 | 1990-03-27 | Verfahren zur Herstellung von Kontakten an einer Halbleitervorrichtung. |
Country Status (5)
Country | Link |
---|---|
US (1) | US5010039A (de) |
EP (1) | EP0398834B1 (de) |
JP (1) | JPH0658902B2 (de) |
CA (1) | CA2011235C (de) |
DE (1) | DE69023951T2 (de) |
Families Citing this family (60)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH02257640A (ja) * | 1989-03-30 | 1990-10-18 | Oki Electric Ind Co Ltd | 半導体素子の製造方法 |
KR920004366B1 (ko) * | 1989-09-08 | 1992-06-04 | 현대전자산업 주식회사 | 반도체 장치의 자기 정렬 콘택 제조방법 |
US5166771A (en) * | 1990-01-12 | 1992-11-24 | Paradigm Technology, Inc. | Self-aligning contact and interconnect structure |
US5483104A (en) * | 1990-01-12 | 1996-01-09 | Paradigm Technology, Inc. | Self-aligning contact and interconnect structure |
US5780323A (en) * | 1990-04-12 | 1998-07-14 | Actel Corporation | Fabrication method for metal-to-metal antifuses incorporating a tungsten via plug |
US5614756A (en) * | 1990-04-12 | 1997-03-25 | Actel Corporation | Metal-to-metal antifuse with conductive |
US5272101A (en) * | 1990-04-12 | 1993-12-21 | Actel Corporation | Electrically programmable antifuse and fabrication processes |
FR2664095B1 (fr) * | 1990-06-28 | 1993-12-17 | Commissariat A Energie Atomique | Procede de fabrication d'un contact electrique sur un element actif d'un circuit integre mis. |
US5117273A (en) * | 1990-11-16 | 1992-05-26 | Sgs-Thomson Microelectronics, Inc. | Contact for integrated circuits |
KR930007752B1 (ko) * | 1990-11-21 | 1993-08-18 | 현대전자산업 주식회사 | 반도체 소자의 접속장치 및 그 제조방법 |
KR100307272B1 (ko) * | 1990-12-04 | 2002-05-01 | 하라 레이노스케 | Mos소자제조방법 |
US5173438A (en) * | 1991-02-13 | 1992-12-22 | Micron Technology, Inc. | Method of performing a field implant subsequent to field oxide fabrication by utilizing selective tungsten deposition to produce encroachment-free isolation |
US5391503A (en) * | 1991-05-13 | 1995-02-21 | Sony Corporation | Method of forming a stacked semiconductor device wherein semiconductor layers and insulating films are sequentially stacked and forming openings through such films and etchings using one of the insulating films as a mask |
US5219793A (en) * | 1991-06-03 | 1993-06-15 | Motorola Inc. | Method for forming pitch independent contacts and a semiconductor device having the same |
EP0529717A3 (en) * | 1991-08-23 | 1993-09-22 | N.V. Philips' Gloeilampenfabrieken | Method of manufacturing a semiconductor device having overlapping contacts |
US5204286A (en) * | 1991-10-15 | 1993-04-20 | Micron Technology, Inc. | Method of making self-aligned contacts and vertical interconnects to integrated circuits |
KR950000660B1 (ko) * | 1992-02-29 | 1995-01-27 | 현대전자산업 주식회사 | 고집적 소자용 미세콘택 형성방법 |
US5612254A (en) * | 1992-06-29 | 1997-03-18 | Intel Corporation | Methods of forming an interconnect on a semiconductor substrate |
US5739579A (en) * | 1992-06-29 | 1998-04-14 | Intel Corporation | Method for forming interconnections for semiconductor fabrication and semiconductor device having such interconnections |
JPH0669449A (ja) * | 1992-08-18 | 1994-03-11 | Sony Corp | ダイナミックramの配線構造およびその製造方法 |
US5480815A (en) * | 1992-08-19 | 1996-01-02 | Nec Corporation | Method of manufacturing a biopolar transistor in which an emitter region is formed by impurities supplied from double layered polysilicon |
JP3022689B2 (ja) * | 1992-08-31 | 2000-03-21 | 日本電気株式会社 | バイポーラトランジスタの製造方法 |
US5252517A (en) * | 1992-12-10 | 1993-10-12 | Micron Semiconductor, Inc. | Method of conductor isolation from a conductive contact plug |
US5338700A (en) * | 1993-04-14 | 1994-08-16 | Micron Semiconductor, Inc. | Method of forming a bit line over capacitor array of memory cells |
DE4309611A1 (de) * | 1993-03-24 | 1994-09-29 | Siemens Ag | Herstellverfahren für ein Kontaktloch |
US5498562A (en) * | 1993-04-07 | 1996-03-12 | Micron Technology, Inc. | Semiconductor processing methods of forming stacked capacitors |
US6057219A (en) * | 1994-07-01 | 2000-05-02 | Motorola, Inc. | Method of forming an ohmic contact to a III-V semiconductor material |
US5565707A (en) * | 1994-10-31 | 1996-10-15 | International Business Machines Corporation | Interconnect structure using a Al2 Cu for an integrated circuit chip |
US5438011A (en) * | 1995-03-03 | 1995-08-01 | Micron Technology, Inc. | Method of forming a capacitor using a photoresist contact sidewall having standing wave ripples |
US5789764A (en) * | 1995-04-14 | 1998-08-04 | Actel Corporation | Antifuse with improved antifuse material |
US5587338A (en) * | 1995-04-27 | 1996-12-24 | Vanguard International Semiconductor Corporation | Polysilicon contact stud process |
CA2196557A1 (en) * | 1995-06-02 | 1996-12-05 | Frank W. Hawley | Raised tungsten plug antifuse and fabrication process |
US5747383A (en) * | 1995-09-05 | 1998-05-05 | Taiwan Semiconductor Manufacturing Company Ltd | Method for forming conductive lines and stacked vias |
US5897372A (en) * | 1995-11-01 | 1999-04-27 | Micron Technology, Inc. | Formation of a self-aligned integrated circuit structure using silicon-rich nitride as a protective layer |
JPH09205185A (ja) * | 1996-01-26 | 1997-08-05 | Mitsubishi Electric Corp | 半導体装置および半導体装置の製造方法 |
US6083831A (en) | 1996-03-26 | 2000-07-04 | Micron Technology, Inc. | Semiconductor processing method of forming a contact pedestal, of forming a storage node of a capacitor |
JP2000515323A (ja) * | 1996-07-18 | 2000-11-14 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド | エッチングストップを用いて互い違いの配線を生成する集積回路 |
US5854515A (en) * | 1996-07-23 | 1998-12-29 | Advanced Micro Devices, Inc. | Integrated circuit having conductors of enhanced cross-sectional area |
US5847462A (en) * | 1996-11-14 | 1998-12-08 | Advanced Micro Devices, Inc. | Integrated circuit having conductors of enhanced cross-sectional area with etch stop barrier layer |
JP3120750B2 (ja) * | 1997-03-14 | 2000-12-25 | 日本電気株式会社 | 半導体装置およびその製造方法 |
JP3638778B2 (ja) | 1997-03-31 | 2005-04-13 | 株式会社ルネサステクノロジ | 半導体集積回路装置およびその製造方法 |
US5989957A (en) * | 1997-05-21 | 1999-11-23 | Advanced Micro Devices | Process for fabricating semiconductor memory device with high data retention including silicon oxynitride etch stop layer formed at high temperature with low hydrogen ion concentration |
US5972749A (en) * | 1998-01-05 | 1999-10-26 | Advanced Micro Devices, Inc. | Method for preventing P1 punchthrough |
US6121126A (en) | 1998-02-25 | 2000-09-19 | Micron Technologies, Inc. | Methods and structures for metal interconnections in integrated circuits |
US6143655A (en) | 1998-02-25 | 2000-11-07 | Micron Technology, Inc. | Methods and structures for silver interconnections in integrated circuits |
US6846739B1 (en) * | 1998-02-27 | 2005-01-25 | Micron Technology, Inc. | MOCVD process using ozone as a reactant to deposit a metal oxide barrier layer |
US6492694B2 (en) | 1998-02-27 | 2002-12-10 | Micron Technology, Inc. | Highly conductive composite polysilicon gate for CMOS integrated circuits |
JP3515363B2 (ja) * | 1998-03-24 | 2004-04-05 | 株式会社東芝 | 半導体装置の製造方法 |
US6815303B2 (en) | 1998-04-29 | 2004-11-09 | Micron Technology, Inc. | Bipolar transistors with low-resistance emitter contacts |
JP2000150652A (ja) * | 1998-09-03 | 2000-05-30 | Seiko Epson Corp | 半導体装置およびその製造方法 |
JP3528665B2 (ja) | 1998-10-20 | 2004-05-17 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
US6365489B1 (en) * | 1999-06-15 | 2002-04-02 | Micron Technology, Inc. | Creation of subresolution features via flow characteristics |
US6211059B1 (en) * | 1999-10-29 | 2001-04-03 | Nec Corporation | Method of manufacturing semiconductor device having contacts with different depths |
US6358785B1 (en) * | 2000-06-06 | 2002-03-19 | Lucent Technologies, Inc. | Method for forming shallow trench isolation structures |
US6809398B2 (en) | 2000-12-14 | 2004-10-26 | Actel Corporation | Metal-to-metal antifuse structure and fabrication method |
US6972237B2 (en) * | 2003-12-01 | 2005-12-06 | Chartered Semiconductor Manufacturing Ltd. | Lateral heterojunction bipolar transistor and method of manufacture using selective epitaxial growth |
US7135753B2 (en) * | 2003-12-05 | 2006-11-14 | International Rectifier Corporation | Structure and method for III-nitride monolithic power IC |
US7306552B2 (en) * | 2004-12-03 | 2007-12-11 | Samsung Electronics Co., Ltd. | Semiconductor device having load resistor and method of fabricating the same |
US7678593B1 (en) * | 2006-09-06 | 2010-03-16 | The United States of America, as represented by the Director, National Security Agency | Method of fabricating optical device using multiple sacrificial spacer layers |
US9059138B2 (en) | 2012-01-25 | 2015-06-16 | International Business Machines Corporation | Heterojunction bipolar transistor with reduced sub-collector length, method of manufacture and design structure |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4318751A (en) * | 1980-03-13 | 1982-03-09 | International Business Machines Corporation | Self-aligned process for providing an improved high performance bipolar transistor |
FR2508704B1 (fr) * | 1981-06-26 | 1985-06-07 | Thomson Csf | Procede de fabrication de transistors bipolaires integres de tres petites dimensions |
JPS6044829B2 (ja) * | 1982-03-18 | 1985-10-05 | 富士通株式会社 | 半導体装置の製造方法 |
JPS59214239A (ja) * | 1983-05-16 | 1984-12-04 | Fujitsu Ltd | 半導体装置の製造方法 |
US4465552A (en) * | 1983-08-11 | 1984-08-14 | Allied Corporation | Method of selectively etching silicon dioxide with SF6 /nitriding component gas |
US4686000A (en) * | 1985-04-02 | 1987-08-11 | Heath Barbara A | Self-aligned contact process |
US4624739A (en) * | 1985-08-09 | 1986-11-25 | International Business Machines Corporation | Process using dry etchant to avoid mask-and-etch cycle |
US4789648A (en) * | 1985-10-28 | 1988-12-06 | International Business Machines Corporation | Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias |
US4648937A (en) * | 1985-10-30 | 1987-03-10 | International Business Machines Corporation | Method of preventing asymmetric etching of lines in sub-micrometer range sidewall images transfer |
US4668338A (en) * | 1985-12-30 | 1987-05-26 | Applied Materials, Inc. | Magnetron-enhanced plasma etching process |
US4671970A (en) * | 1986-02-05 | 1987-06-09 | Ncr Corporation | Trench filling and planarization process |
US4767724A (en) * | 1986-03-27 | 1988-08-30 | General Electric Company | Unframed via interconnection with dielectric etch stop |
US4795722A (en) * | 1987-02-05 | 1989-01-03 | Texas Instruments Incorporated | Method for planarization of a semiconductor device prior to metallization |
US4789885A (en) * | 1987-02-10 | 1988-12-06 | Texas Instruments Incorporated | Self-aligned silicide in a polysilicon self-aligned bipolar transistor |
DE3776325D1 (de) * | 1987-04-16 | 1992-03-05 | Ibm | Verfahren zur herstellung von kontaktoeffnungen in einer doppellagenisolation. |
EP0362571A3 (de) * | 1988-10-07 | 1990-11-28 | International Business Machines Corporation | Verfahren zum Herstellen von Halbleitervorrichtungen |
-
1989
- 1989-05-15 US US07/351,993 patent/US5010039A/en not_active Expired - Fee Related
-
1990
- 1990-03-01 CA CA002011235A patent/CA2011235C/en not_active Expired - Fee Related
- 1990-03-27 DE DE69023951T patent/DE69023951T2/de not_active Expired - Fee Related
- 1990-03-27 EP EP90480054A patent/EP0398834B1/de not_active Expired - Lifetime
- 1990-05-14 JP JP2121400A patent/JPH0658902B2/ja not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
DE69023951T2 (de) | 1996-06-20 |
JPH0658902B2 (ja) | 1994-08-03 |
EP0398834B1 (de) | 1995-12-06 |
US5010039A (en) | 1991-04-23 |
EP0398834A3 (de) | 1991-05-08 |
CA2011235A1 (en) | 1990-11-15 |
CA2011235C (en) | 1993-06-29 |
JPH0319213A (ja) | 1991-01-28 |
EP0398834A2 (de) | 1990-11-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69023951D1 (de) | Verfahren zur Herstellung von Kontakten an einer Halbleitervorrichtung. | |
DE69015216D1 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung. | |
DE69023558D1 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung. | |
DE68924366D1 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung. | |
DE3686125D1 (de) | Verfahren zur herstellung einer integrierten schaltung. | |
DE3853778D1 (de) | Verfahren zur Herstellung eines Halbleiterbauelements. | |
DE69032773D1 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung | |
DE69004201D1 (de) | Verfahren zur Herstellung einer SOI-Halbleiteranordnung. | |
DE3788486D1 (de) | Verfahren zur Herstellung einer monolithischen Hochspannungshalbleiterschaltung. | |
DE3767431D1 (de) | Verfahren zur herstellung von halbleiterbauelementen. | |
DE69003513D1 (de) | Verfahren zur Bohrlochkomplettierung. | |
DE68907507D1 (de) | Verfahren zur herstellung einer halbleitervorrichtung. | |
DE69016955D1 (de) | Verfahren zur Herstellung einer Halbleiteranordnung. | |
DE69014077D1 (de) | Elektrische Verbindereinrichtung und Verfahren zur Herstellung einer derartigen Verbindereinrichtung. | |
DE68923732D1 (de) | Verfahren zur Herstellung einer elektrischen Vorrichtung. | |
DE69112693D1 (de) | Verfahren zur Einkapselung einer Halbleitervorrichtung. | |
DE3582143D1 (de) | Verfahren zur herstellung einer halbleitervorrichtung. | |
DE69030709D1 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
DE69028397D1 (de) | Verfahren zur herstellung einer halbleitervorrichtung | |
DE3888696D1 (de) | Verfahren zur herstellung durchkontaktierter leiterplatten. | |
DE3789369D1 (de) | Verfahren zur Herstellung einer keramischen Schaltungsplatte. | |
DE69031702D1 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
DE3779802D1 (de) | Verfahren zur herstellung einer halbleiteranordnung. | |
DE3851248D1 (de) | Verfahren zur Herstellung einer supraleitenden Schaltung. | |
DE3789372D1 (de) | Verfahren zur Herstellung eines Halbleiterbauelements. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |