TW201620100A - 封裝基板、半導體封裝件及其製法 - Google Patents
封裝基板、半導體封裝件及其製法 Download PDFInfo
- Publication number
- TW201620100A TW201620100A TW103141137A TW103141137A TW201620100A TW 201620100 A TW201620100 A TW 201620100A TW 103141137 A TW103141137 A TW 103141137A TW 103141137 A TW103141137 A TW 103141137A TW 201620100 A TW201620100 A TW 201620100A
- Authority
- TW
- Taiwan
- Prior art keywords
- circuit layer
- package substrate
- electrical connection
- carrier
- layer
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 66
- 239000004065 semiconductor Substances 0.000 title claims abstract description 52
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 31
- 238000000034 method Methods 0.000 title claims description 15
- 239000002184 metal Substances 0.000 claims abstract description 52
- 229910000679 solder Inorganic materials 0.000 claims description 15
- 239000011810 insulating material Substances 0.000 claims description 10
- 238000009413 insulation Methods 0.000 claims description 10
- 239000008393 encapsulating agent Substances 0.000 claims description 5
- 238000002360 preparation method Methods 0.000 claims description 2
- 238000003825 pressing Methods 0.000 claims 1
- 238000009736 wetting Methods 0.000 abstract description 4
- 239000000463 material Substances 0.000 abstract description 3
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 abstract 1
- 239000010410 layer Substances 0.000 description 136
- 230000009471 action Effects 0.000 description 1
- 239000012790 adhesive layer Substances 0.000 description 1
- 239000000084 colloidal system Substances 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000005022 packaging material Substances 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/425—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
- H05K3/428—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in substrates having a metal pattern
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13075—Plural core members
- H01L2224/1308—Plural core members being stacked
- H01L2224/13082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16238—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area protruding from the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81191—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/81815—Reflow soldering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/8182—Diffusion bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15313—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a land array, e.g. LGA
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0364—Conductor shape
- H05K2201/0376—Flush conductors, i.e. flush with the surface of the printed circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09372—Pads and lands
- H05K2201/09481—Via in pad; Pad over filled via
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09563—Metal filled via
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10674—Flip chip
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
- H05K3/205—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern using a pattern electroplated or electroformed on a metallic carrier
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Wire Bonding (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
一種封裝基板、半導體封裝件及其製法,該封裝基板係包括:具有相對之第一表面及第二表面的絕緣層;嵌埋於該絕緣層中並由該第一表面所外露出且具有複數第一電性連接墊的第一線路層;嵌埋於該絕緣層中並由該第二表面所外露出且具有複數第二電性連接墊的第二線路層;形成於該第一表面上以電性連接該第一線路層的第三線路層;分別對應形成於各該第一電性連接墊上的複數第一金屬凸部;以及豎埋於該絕緣層中以電性連接該第二線路層和第三線路層的至少一導電通孔。本發明能進一步縮小第一電性連接墊之面積並防止第一電性連接墊與導電凸塊上的銲料之間發生不沾鍚(non-wetting)的問題。
Description
本發明提供一種封裝基板、半導體封裝件及其製法,尤指一種提升覆晶接合強度的封裝基板、半導體封裝件及其製法。
隨著提高電子產品功能的需求,對具有與晶片覆晶接合之密集電性連接墊的封裝基板之製造技術的要求也不斷提高,遂產生了各種封裝基板之製造技術。
請參照第1圖,其係習知之封裝基板1的剖視圖。封裝基板1係包括絕緣層15、第一線路層11、第二線路層12、導電通孔13及第三電性連接墊18。
如上所述之絕緣層15具有相對之第一表面15a及第二表面15b,而該第一線路層11具有嵌設於該第一表面15a並由該第一表面15a露出的第一電性連接墊111,該第二線路層12具有嵌設於該第二表面15b並由該第二表面15b露出的第二電性連接墊121及導電墊122,且該絕緣層15中形成有導電通孔13以電性連接該導電墊122,另該第一表面15a上形成有第三電性連接墊18以電性連接該導電通
孔13,而可選擇地,在該導電墊122與該導電通孔13之間及該絕緣層15與該導電通孔13之間則可形成有導電層16。
然而,由於晶片功能不斷增強,故與封裝基板覆晶接合所須之電性接點的數目也不斷提高,而在輕薄化電子產品的要求下,有限之電性接點分布面積及不斷提高之電性接點的數目自然造成與晶片覆晶接合之第一電性連接墊面積的縮小,而在習知之封裝基板中,由於第一電性連接墊與晶片覆晶接合之表面為平面,故在縮小面積之第一電性連接墊與晶片覆晶接合時往往造成第一電性連接墊與晶片之導電凸塊上的銲料之間的接合強度不足,並發生不沾鍚(non-wetting)的問題,從而導致產品信賴度及良率大幅下降。
因此,如何避免上述習知技術中之種種問題,實為目前業界所急需解決的課題。
有鑒於上述習知技術之缺失,本發明提供一種封裝基板,係包括:具有相對之第一表面及第二表面的絕緣層;嵌埋於該絕緣層中並由該第一表面所外露出且具有複數第一電性連接墊的第一線路層;嵌埋於該絕緣層中並由該第二表面所外露出且具有複數第二電性連接墊的第二線路層;形成於該第一表面上以電性連接該第一線路層的第三線路層;分別對應形成於各該第一電性連接墊上的複數第一金屬凸部;以及豎埋於該絕緣層中以電性連接該第二線
路層和第三線路層的至少一導電通孔。
本發明並提供一種半導體封裝件,係包括:封裝基板,其具有相對之第一表面及第二表面的絕緣層;嵌埋於該絕緣層中並由該第一表面所外露出且具有複數第一電性連接墊的第一線路層;嵌埋於該絕緣層中並由該第二表面所外露出且具有複數第二電性連接墊的第二線路層;形成於該第一表面上以電性連接該第一線路層的第三線路層;分別對應形成於各該第一電性連接墊上的複數第一金屬凸部;及豎埋於該絕緣層中以電性連接該第二線路層和第三線路層的至少一導電通孔;覆晶設於該封裝基板上之至少一半導體元件;以及形成於該封裝基板上並包覆該半導體元件的封裝膠體。
本發明又提供一種封裝基板之製法,係包括:準備第一載板和第二載板,該第一載板上形成有具複數第一電性連接墊之第一線路層,該第二載板上形成有具複數第二電性連接墊之第二線路層;在該第一線路層和第二線路層面對面之情況下,形成包覆該第一線路層和第二線路層之絕緣層,其中,該絕緣層具有相對之第一表面及第二表面;移除該第一載板和第二載板,以令該第一表面外露出該第一線路層,該第二表面外露出該第二線路層;以及於該第一表面上形成第三線路層,並對應於該第一電性連接墊上形成第一金屬凸部,及於該絕緣層中形成電性連接該第二線路層和第三線路層之至少一導電通孔。
本發明另提供一種半導體封裝件之製法,係包括:準
備第一載板和第二載板,該第一載板上形成有具複數第一電性連接墊之第一線路層,該第二載板上形成有具複數第二電性連接墊之第二線路層;在該第一線路層和第二線路層面對面之情況下,形成包覆該第一線路層和第二線路層之絕緣層,其中,該絕緣層具有相對之第一表面及第二表面;移除該第一載板和第二載板,以令該第一表面外露出該第一線路層,該第二表面外露出該第二線路層;以及於該第一表面上形成第三線路層,並對應於該第一電性連接墊上形成第一金屬凸部,及於該絕緣層中形成電性連接該第二線路層和第三線路層之至少一導電通孔,以形成封裝基板;於該封裝基板上覆晶設置至少一半導體元件;以及於該封裝基板上形成封裝膠體,以包覆該半導體元件。
本發明的封裝基板及其製法係藉由形成在第一電性連接墊之露出表面上且投影面積小於露出之第一電性連接墊之投影面積的第一金屬凸部而使之後覆晶接合於第一電性連接墊之晶片的導電凸塊上的銲料能提升第一電性連接墊與導電凸塊上的銲料之間的接合強度,進而可使第一電性連接墊能進一步縮小面積並防止第一電性連接墊與導電凸塊上的銲料於覆晶接合時發生不沾鍚(non-wetting)的問題,以提升產品信賴度及良率。
1、2‧‧‧封裝基板
3‧‧‧半導體元件
3a‧‧‧作用面
3b‧‧‧非作用面
4‧‧‧封裝膠體
11、21‧‧‧第一線路層
12、22‧‧‧第二線路層
13、23‧‧‧導電通孔
15、25‧‧‧絕緣層
15a、25a‧‧‧第一表面
15b、25b‧‧‧第二表面
16、26‧‧‧導電層
18‧‧‧第三電性連接墊
28‧‧‧第三線路層
24‧‧‧板體
24a‧‧‧第一載板
24b‧‧‧第二載板
25’‧‧‧絕緣材
27a‧‧‧第一金屬凸部
27b‧‧‧第二金屬凸部
31‧‧‧導電柱
32‧‧‧銲料
111、211‧‧‧第一電性連接墊
121、221‧‧‧第二電性連接墊
122、222‧‧‧導電墊
252‧‧‧通孔
H‧‧‧段差
第1圖係習知之封裝基板的剖視圖;第2A至2E圖係本發明之封裝基板的製法之一態樣的剖視圖,而第2A’-1及2A’-2圖係本發明之封裝基板的
第2A圖製法之另一態樣的剖視圖,且第2B-1及2B-2圖係本發明之封裝基板的第2B圖製法之另一態樣的剖視圖;第3圖係本發明之半導體封裝件及其製法的剖視圖;第4A至4E圖係本發明之封裝基板的製法之另一態樣的剖視圖;以及第5圖係本發明之半導體封裝件及其製法之另一態樣的剖視圖。
以下藉由特定的具體實施例說明本發明之實施方式,熟悉此技藝之人士可由本說明書所揭示之內容輕易地瞭解本發明之其他優點及功效。本發明亦可藉由其它不同的具體實施例加以施行或應用,本說明書中的各項細節亦可基於不同觀點與應用,在不悖離本發明之精神下進行各種修飾與變更。
請參照第2A至2E圖,其係本發明之封裝基板的製法之一態樣的剖視圖。
如第2A圖所示,本發明之封裝基板的製法係首先準備第一載板24a和第二載板24b,該第一載板24a上形成有具複數第一電性連接墊211之第一線路層21,該第二載板24b上形成有具複數第二電性連接墊221之第二線路層22。而該第一載板24a和第二載板24b之準備亦可如第2A’-1圖般先提供一包括相互疊接之第一載板24a和第二載板24b的板體24,且於該第一載板24a上形成具複數第一電性連接墊211之第一線路層21,該第二載板24b上形
成具複數第二電性連接墊221之第二線路層22,並接著分離該二載板,得到如第2A’-2圖般分離該第一載板24a和第二載板24b。
詳而言之,在第2A’-1圖例子中,該板體24的該第一載板24a與第二載板24b之間可夾置有黏著層(未圖示)以黏著該第一載板24a及第二載板24b,而在該板體24是由單一板體所構成的情況下,可裁切該板體24為該第一載板24a及第二載板24b。而該第二線路層22亦可具有導電墊222,而其電性連接之細節係所屬技術領域中具有通常知識者所熟知,在此不再贅述。
其次,如第2B至2B-2圖所示,在該第一線路層21和第二線路層22面對面之情況下,形成包覆該第一線路層21和第二線路層22之絕緣層25,其中,該絕緣層25具有相對之第一表面25a及第二表面25b。
詳而言之但非限定而言,形成絕緣層25之絕緣材25’除了絕緣材料,亦可為用做介電材料、封裝材料或其組合的材料,且形成絕緣層25之方式可因製程策略之不同而有以下非限制性態樣,例如,可在該第一載板24a和第二載板24b之至少一者上形成絕緣材25’,例如,如第2B圖所示,在該第一載板24a上形成絕緣材25’,再壓合該第一載板24a和第二載板24b,以形成該絕緣層25,或者如第2B-1圖所示,可先提供一絕緣材25’,再於該第一線路層21和第二線路層22面對面之情況下,將該第一線路層21和第二線路層22壓入該絕緣材25’,以形成該絕緣
層25,又或者如第2B-2圖所示,於該第一線路層21和第二線路層22面對面之情況下,於該第一線路層21和第二線路層22之間填充絕緣材25’,以形成該絕緣層25。
接著,如第2C圖所示,移除該該第一載板24a和第二載板24b,以令該第一表面25a外露出該第一線路層21,該第二表面25b外露出該第二線路層22。
再者,如第2D圖所示,在該絕緣層25中由該第一表面25a側形成露出該第二線路層22之導電墊222的通孔252,而可選擇地,可在該通孔252中、由該通孔252露出之該導電墊222上及該第一表面25a上形成導電層26。
最後,如第2E圖所示,於該絕緣層25中形成電性連接該第二線路層22之至少一導電通孔23,及於該第一表面25a上形成電性連接該導電通孔23之第三線路層28,並對應於該第一電性連接墊211上形成第一金屬凸部27a,以形成本發明之封裝基板2。而各該第一金屬凸部27a在該第一表面25a上之投影面積小於該第一電性連接墊211之面積。另外,值得注意的是,該第三線路層28係電性連接該第一金屬凸部27a或第一線路層21,而該第三線路層28電性連接該第一金屬凸部27a或第一線路層21之方式可依設計而改變,而其細節係所屬技術領域中具有通常知識者可依設計而實施,在此不再贅述。
詳而言之但非限制而言,在形成該導電通孔23及第一金屬凸部27a之前,可以阻層(未圖示)遮蔽不欲形成該導電通孔23及第一金屬凸部27a處之該導電層26,並於形
成該導電通孔23及第一金屬凸部27a後,移除未形成該導電通孔23及第一金屬凸部27a處的該導電層26。而可選擇地,本發明可於形成該第一金屬凸部27a時,分別對應於各該第二電性連接墊221上形成第二金屬凸部27b,且該第二金屬凸部27b在該第二表面25b上之投影面積小於該第二電性連接墊221之面積,而該第二金屬凸部27b與該第二電性連接墊221之間亦形成有導電層26,其形成方式與該第一電性連接墊211和第一金屬凸部27a之間的導電層26大同小異,不再贅述。
本發明亦提供一種封裝基板2,其一態樣如第2E圖所示,該封裝基板2包括:具有相對之第一表面25a及第二表面25b的絕緣層25、嵌埋於該絕緣層25中並由該第一表面25a所外露出且具有複數第一電性連接墊211的第一線路層21、嵌埋於該絕緣層25中並由該第二表面25b所外露出且具有複數第二電性連接墊221的第二線路層22、形成於該第一表面25a上以電性連接該第一線路層21的第三線路層28、分別對應形成於各該第一電性連接墊211上的複數第一金屬凸部27a以及豎埋於該絕緣層25中以電性連接該第二線路層22和第三線路層28的至少一導電通孔23。並且,各該第一金屬凸部27a在該第一表面25a上之投影面積小於該第一電性連接墊211之面積,而該導電通孔23係延伸至該第一表面25a,並與該第一表面25a共平面。另外,本發明之封裝基板2復包括複數第二金屬凸部27b,係分別對應形成於各該第二電性連接墊221上,且各
該第二金屬凸部27b在該第二表面25b上之投影面積小於該第二電性連接墊221之面積。
請參照第3圖,其係本發明之半導體封裝件及其製法的剖視圖。本發明之半導體封裝件係於如第2E圖所示的封裝基板2上覆晶設置至少一半導體元件3,並於該封裝基板2上形成包覆該半導體元件3的封裝膠體4。
詳而言之但非限定而言,該半導體元件3具有作用面3a及非作用面3b,且該作用面3a上可具有導電柱31及導電柱31上的銲料32,而可選擇地,該半導體元件3可以迴銲方式而使該銲料32包覆該第一金屬凸部27a,以令該半導體元件3覆晶設於該封裝基板2之第一表面25a,進而形成如第3圖所示之半導體封裝件,或者,該半導體元件3可以迴銲方式而使該銲料32包覆該第二金屬凸部27b,以令該半導體元件3覆晶設於該封裝基板2之第二表面25b(未圖示此情況)。
請參照第4A至4E圖,其係本發明之封裝基板的製法之另一態樣的剖視圖,基於該第一線路層21和第二線路層22若由電鍍形成,該第一載板24a表面和第二載板24b表面皆可先形成導電層26,而該第一線路層21和第二線路層22係形成於該導電層26上,故於如第4C圖所示般移除該第一載板24a和第二載板24b後,第4C圖與第2C圖之差異係在於再移除該導電層26,且於移除該導電層26時可移除一部分外露之該第一線路層21,而於移除該導電層26時亦可移除一部分外露之該第二線路層22,故外露之該
第一線路層21的表面與該第一表面25a可具有段差H,而外露之該第二線路層22的表面與該第二表面25b亦可具有段差H。亦即,該外露之該第一線路層21的表面可與該第一表面25a構成凹部,外露之該第二線路層22的表面亦可與該第二表面25b構成凹部。其餘製法與第2B、2D及2E圖所示者大同小異,不再贅述。另外,如第4E圖所示的本發明之封裝基板2的另一態樣與第2E圖所示者之差異亦在於外露之該第一線路層21的表面與該第一表面25a可具有段差H,且外露之該第二線路層22的表面與該第二表面25b亦可具有段差H。而該第一金屬凸部27a及第二金屬凸部27b的高度皆分別突出第一表面25a和第二表面25b。
請參照第5圖,其係本發明之半導體封裝件及其製法之另一態樣的剖視圖,其與第3圖之差異亦在於外露之該第一線路層21的表面可與該第一表面25a具有段差H,且外露之該第二線路層22的表面亦可與該第二表面25b具有段差H。
綜上所述,相較於先前技術,由於本發明係藉由形成在第一電性連接墊(或第二電性連接墊)之露出表面上且投影面積小於露出之第一電性連接墊(或第二電性連接墊)之投影面積的第一金屬凸部(或第二金屬凸部),而使之後覆晶接合於第一電性連接墊之半導體元件之導電凸塊上的銲料能同時與第一電性連接墊及第一金屬凸部的露出表面接合,或者使之後覆晶接合於第二電性連接墊之半導體元件
之導電凸塊上的銲料能同時與第二電性連接墊及第二金屬凸部的露出表面接合,從而提升導電凸塊上的銲料與第一電性連接墊或第二電性連接墊之間的接合強度,進而可使第一電性連接墊或第二電性連接墊能進一步縮小面積並防止導電凸塊上的銲料與第一電性連接墊或第二電性連接墊於覆晶接合時發生不沾鍚(non-wetting)的問題,以提升產品信賴度及良率。
上述實施例係用以例示性說明本發明之原理及其功效,而非用於限制本發明。任何熟習此項技藝之人士均可在不違背本發明之精神及範疇下,對上述實施例進行修改。因此本發明之權利保護範圍,應如後述之申請專利範圍所列。
2‧‧‧封裝基板
21‧‧‧第一線路層
22‧‧‧第二線路層
23‧‧‧導電通孔
25‧‧‧絕緣層
25a‧‧‧第一表面
25b‧‧‧第二表面
26‧‧‧導電層
27a‧‧‧第一金屬凸部
27b‧‧‧第二金屬凸部
28‧‧‧第三線路層
211‧‧‧第一電性連接墊
221‧‧‧第二電性連接墊
222‧‧‧導電墊
Claims (31)
- 一種封裝基板,係包括:絕緣層,係具有相對之第一表面及第二表面;第一線路層,係嵌埋於該絕緣層中,且該第一表面外露出該第一線路層,其中,該第一線路層具有複數第一電性連接墊;第二線路層,係嵌埋於該絕緣層中,且該第二表面外露出該第二線路層,其中,該第二線路層具有複數第二電性連接墊;第三線路層,係形成於該第一表面上,以電性連接該第一線路層;複數第一金屬凸部,係分別對應形成於各該第一電性連接墊上;以及至少一導電通孔,係豎埋於該絕緣層中,以電性連接該第二線路層和第三線路層。
- 如申請專利範圍第1項所述之封裝基板,其中,各該第一金屬凸部在該第一表面上之投影面積小於該第一電性連接墊之面積。
- 如申請專利範圍第1項所述之封裝基板,其中,外露之該第一線路層的表面與該第一表面具有段差。
- 如申請專利範圍第1項所述之封裝基板,其中,外露之該第二線路層的表面與該第二表面具有段差。
- 如申請專利範圍第1項所述之封裝基板,其中,該導電通孔,係延伸至該第一表面,並與該第一表面共平面。
- 如申請專利範圍第1項所述之封裝基板,復包括複數第二金屬凸部,係分別對應形成於各該第二電性連接墊上。
- 如申請專利範圍第6項所述之封裝基板,其中,各該第二金屬凸部在該第二表面上之投影面積小於該第二電性連接墊之面積。
- 一種半導體封裝件,係包括:如申請專利範圍第1項所述之封裝基板;至少一半導體元件,係覆晶設於該封裝基板上;以及封裝膠體,係形成於該封裝基板上,並包覆該半導體元件。
- 如申請專利範圍第8項所述之半導體封裝件,其中,該半導體元件係覆晶設於該封裝基板之第一表面。
- 如申請專利範圍第9項所述之半導體封裝件,其中,該該半導體元件係具有銲料,以藉其包覆該第一金屬凸部。
- 如申請專利範圍第8項所述之半導體封裝件,其中,該半導體元件係覆晶設於該封裝基板之第二表面。
- 如申請專利範圍第11項所述之半導體封裝件,其中,該封裝基板復包括分別對應形成於各該第二電性連接墊上之複數第二金屬凸部,且該半導體元件係具有銲料,以藉其包覆該第二金屬凸部。
- 如申請專利範圍第12項所述之半導體封裝件,其中, 各該第二金屬凸部在該第二表面上之投影面積小於該第二電性連接墊之面積。
- 如申請專利範圍第8項所述之半導體封裝件,其中,各該第一金屬凸部在該第一表面上之投影面積小於該第一電性連接墊之面積。
- 如申請專利範圍第8項所述之半導體封裝件,其中,外露之該第一線路層的表面與該第一表面具有段差。
- 如申請專利範圍第8項所述之半導體封裝件,其中,外露之該第二線路層的表面與該第二表面具有段差。
- 如申請專利範圍第8項所述之半導體封裝件,其中,該導電通孔,係延伸至該第一表面,並與該第一表面共平面。
- 一種封裝基板之製法,係包括:準備第一載板和第二載板,該第一載板上形成有具複數第一電性連接墊之第一線路層,該第二載板上形成有具複數第二電性連接墊之第二線路層;在該第一線路層和第二線路層面對面之情況下,形成包覆該第一線路層和第二線路層之絕緣層,其中,該絕緣層具有相對之第一表面及第二表面;移除該第一載板和第二載板,以令該第一表面外露出該第一線路層,該第二表面外露出該第二線路層;於該絕緣層中形成電性連接該第二線路層之至少一導電通孔;以及於該第一表面上形成電性連接該導電通孔之第三 線路層,並對應於該第一電性連接墊上形成第一金屬凸部。
- 如申請專利範圍第18項所述之封裝基板之製法,其中,該第一載板和第二載板之準備係包括:提供一包括相互疊接之第一載板和第二載板的板體;於該該第一載板上形成具複數第一電性連接墊之第一線路層,該第二載板上形成具複數第二電性連接墊之第二線路層;以及分離該第一載板和第二載板。
- 如申請專利範圍第18項所述之封裝基板之製法,其中,該第一載板表面和第二載板表面皆具有導電層,該第一線路層和第二線路層係形成於該導電層上,且於移除該第一載板和第二載板後,外露之該第一線路層的表面與該第一表面具有段差,外露之該第二線路層的表面與該第二表面具有段差。
- 如申請專利範圍第18項所述之封裝基板之製法,其中,形成該絕緣層之方式係包括在該第一載板和第二載板之至少一者上形成絕緣材,再壓合該第一載板和第二載板,以形成該絕緣層。
- 如申請專利範圍第18項所述之封裝基板之製法,其中,形成該絕緣層之方式係包括提供一絕緣材,再於該第一線路層和第二線路層面對面之情況下,將該第一線路層和第二線路層壓入該絕緣材,以形成該絕緣層。
- 如申請專利範圍第18項所述之封裝基板之製法,其中,形成該絕緣層之方式係包括於該第一線路層和第二線路層面對面之情況下,於該第一線路層和第二線路層之間填充絕緣材,以形成該絕緣層。
- 如申請專利範圍第18項所述之封裝基板之製法,其中,各該第一金屬凸部在該第一表面上之投影面積小於該第一電性連接墊之面積。
- 如申請專利範圍第18項所述之封裝基板之製法,復包括於形成該第一金屬凸部時,分別對應於各該第二電性連接墊上形成第二金屬凸部。
- 如申請專利範圍第25項所述之封裝基板之製法,其中,各該第二金屬凸部在該第二表面上之投影面積小於該第二電性連接墊之面積。
- 一種半導體封裝件之製法,係包括:於如申請專利範圍第18項之封裝基板上覆晶設置至少一半導體元件;以及於該封裝基板上形成封裝膠體,以包覆該半導體元件。
- 如申請專利範圍第27項所述之半導體封裝件之製法,其中,該半導體元件係覆晶設於該封裝基板之第一表面。
- 如申請專利範圍第28項所述之半導體封裝件之製法,其中,該半導體元件係具有銲料,以藉其包覆該第一金屬凸部。
- 如申請專利範圍第27項所述之半導體封裝件之製法,其中,該半導體元件係覆晶設於該封裝基板之第二表面。
- 如申請專利範圍第30項所述之半導體封裝件之製法,其中,該封裝基板復包括分別對應形成於各該第二電性連接墊上之複數第二金屬凸部,且該半導體元件係具有銲料,以藉其包覆該第二金屬凸部。
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW103141137A TWI578472B (zh) | 2014-11-27 | 2014-11-27 | 封裝基板、半導體封裝件及其製法 |
CN201410791135.4A CN105762127B (zh) | 2014-11-27 | 2014-12-18 | 封装基板、半导体封装件及其制法 |
US14/837,245 US9640503B2 (en) | 2014-11-27 | 2015-08-27 | Package substrate, semiconductor package and method of manufacturing the same |
US15/466,063 US9905438B2 (en) | 2014-11-27 | 2017-03-22 | Method of manufacturing package substrate and semiconductor package |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW103141137A TWI578472B (zh) | 2014-11-27 | 2014-11-27 | 封裝基板、半導體封裝件及其製法 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201620100A true TW201620100A (zh) | 2016-06-01 |
TWI578472B TWI578472B (zh) | 2017-04-11 |
Family
ID=56079636
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW103141137A TWI578472B (zh) | 2014-11-27 | 2014-11-27 | 封裝基板、半導體封裝件及其製法 |
Country Status (3)
Country | Link |
---|---|
US (2) | US9640503B2 (zh) |
CN (1) | CN105762127B (zh) |
TW (1) | TWI578472B (zh) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI559829B (zh) | 2014-10-22 | 2016-11-21 | 矽品精密工業股份有限公司 | 封裝結構及其製法 |
US9437565B2 (en) * | 2014-12-30 | 2016-09-06 | Advanced Seminconductor Engineering, Inc. | Semiconductor substrate and semiconductor package structure having the same |
CN112038321A (zh) * | 2020-08-10 | 2020-12-04 | 唯捷创芯(天津)电子技术股份有限公司 | 金属过孔连接封装结构、基板及封装方法 |
CN118099132A (zh) * | 2022-11-28 | 2024-05-28 | 奥特斯奥地利科技与系统技术有限公司 | 部件承载件及其制造方法和用途 |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7061100B2 (en) * | 2002-04-03 | 2006-06-13 | Matsushita Electric Industrial Co., Ltd. | Semiconductor built-in millimeter-wave band module |
US8574959B2 (en) * | 2003-11-10 | 2013-11-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming bump-on-lead interconnection |
US7045893B1 (en) * | 2004-07-15 | 2006-05-16 | Amkor Technology, Inc. | Semiconductor package and method for manufacturing the same |
CN101076890A (zh) * | 2004-10-06 | 2007-11-21 | 德塞拉互连材料股份有限公司 | 具有嵌埋于介电材料表面中的金属痕迹的相互连接元件的结构及其制造方法 |
KR100732385B1 (ko) * | 2006-06-02 | 2007-06-27 | 삼성전기주식회사 | 패키지 기판 제조 방법 |
KR100771467B1 (ko) * | 2006-10-30 | 2007-10-30 | 삼성전기주식회사 | 회로기판 및 그 제조방법 |
CN101290917B (zh) * | 2007-04-17 | 2011-08-31 | 南亚电路板股份有限公司 | 焊接垫结构 |
TWI376988B (en) * | 2008-12-24 | 2012-11-11 | Unimicron Technology Corp | Circuit board and fabrication method thereof |
TWI455263B (zh) * | 2009-02-16 | 2014-10-01 | Ind Tech Res Inst | 晶片封裝結構及晶片封裝方法 |
TWI418268B (zh) * | 2009-12-10 | 2013-12-01 | Unimicron Technology Corp | 內埋式線路板及其製造方法 |
KR101697573B1 (ko) * | 2010-11-29 | 2017-01-19 | 삼성전자 주식회사 | 반도체 장치, 그 제조 방법, 및 상기 반도체 장치를 포함하는 반도체 패키지 |
TWI506738B (zh) * | 2011-06-09 | 2015-11-01 | Unimicron Technology Corp | 封裝結構及其製法 |
TWI418009B (zh) * | 2011-12-08 | 2013-12-01 | Unimicron Technology Corp | 層疊封裝的封裝結構及其製法 |
US8901730B2 (en) * | 2012-05-03 | 2014-12-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and apparatus for package on package devices |
US9230896B2 (en) * | 2012-06-05 | 2016-01-05 | Stats Chippac, Ltd. | Semiconductor device and method of reflow soldering for conductive column structure in flip chip package |
JP6316609B2 (ja) * | 2014-02-05 | 2018-04-25 | 新光電気工業株式会社 | 配線基板及び半導体装置と配線基板の製造方法及び半導体装置の製造方法 |
-
2014
- 2014-11-27 TW TW103141137A patent/TWI578472B/zh active
- 2014-12-18 CN CN201410791135.4A patent/CN105762127B/zh active Active
-
2015
- 2015-08-27 US US14/837,245 patent/US9640503B2/en active Active
-
2017
- 2017-03-22 US US15/466,063 patent/US9905438B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
US20160155716A1 (en) | 2016-06-02 |
US9905438B2 (en) | 2018-02-27 |
TWI578472B (zh) | 2017-04-11 |
US9640503B2 (en) | 2017-05-02 |
CN105762127B (zh) | 2018-12-07 |
US20170236725A1 (en) | 2017-08-17 |
CN105762127A (zh) | 2016-07-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI643307B (zh) | 電子封裝件及其製法 | |
TWI587412B (zh) | 封裝結構及其製法 | |
TWI418003B (zh) | 嵌埋電子元件之封裝結構及其製法 | |
TWI541954B (zh) | 半導體封裝件及其製法 | |
TWI569390B (zh) | 電子封裝件及其製法 | |
TWI446508B (zh) | 無核心式封裝基板及其製法 | |
TWI715970B (zh) | 低翹曲扇出型封裝結構 | |
TWI578472B (zh) | 封裝基板、半導體封裝件及其製法 | |
JP2013021058A (ja) | 半導体装置の製造方法 | |
KR101573281B1 (ko) | 재배선층을 이용한 적층형 반도체 패키지 및 이의 제조 방법 | |
TWI527173B (zh) | 封裝載板 | |
TWI556383B (zh) | 封裝結構及其製法 | |
TWM450822U (zh) | 封裝基板 | |
KR102723551B1 (ko) | 반도체 패키지 | |
TW201327769A (zh) | 半導體封裝件及其製造方法 | |
TWI425886B (zh) | 嵌埋有電子元件之封裝結構及其製法 | |
TWI713165B (zh) | 晶片封裝結構及其製造方法 | |
CN111490025B (zh) | 电子封装件及其封装基板与制法 | |
TW201445696A (zh) | 半導體器件的製作方法 | |
TWI629756B (zh) | 封裝結構及其封裝基板 | |
TWI591788B (zh) | 電子封裝件之製法 | |
TWI613729B (zh) | 基板結構及其製法 | |
TWI491014B (zh) | 半導體堆疊單元與半導體封裝件之製法 | |
CN102655097B (zh) | 半导体封装结构及其制造方法 | |
TW201822331A (zh) | 電子封裝件 |