CN1257557C - 半导体装置及其制造方法 - Google Patents
半导体装置及其制造方法 Download PDFInfo
- Publication number
- CN1257557C CN1257557C CN200310113460.7A CN200310113460A CN1257557C CN 1257557 C CN1257557 C CN 1257557C CN 200310113460 A CN200310113460 A CN 200310113460A CN 1257557 C CN1257557 C CN 1257557C
- Authority
- CN
- China
- Prior art keywords
- semiconductor layer
- electric capacity
- film transistor
- thin
- contact hole
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 93
- 238000000034 method Methods 0.000 title claims description 12
- 229910052751 metal Inorganic materials 0.000 claims abstract description 23
- 239000002184 metal Substances 0.000 claims abstract description 23
- 239000010409 thin film Substances 0.000 claims abstract description 22
- 239000010410 layer Substances 0.000 claims description 78
- 238000012423 maintenance Methods 0.000 claims description 25
- 239000010408 film Substances 0.000 claims description 14
- 239000000758 substrate Substances 0.000 claims description 14
- 239000011229 interlayer Substances 0.000 claims description 12
- 238000004519 manufacturing process Methods 0.000 claims description 11
- 230000015572 biosynthetic process Effects 0.000 claims description 9
- 230000004888 barrier function Effects 0.000 claims description 8
- 239000003990 capacitor Substances 0.000 abstract description 11
- 230000008878 coupling Effects 0.000 abstract 4
- 238000010168 coupling process Methods 0.000 abstract 4
- 238000005859 coupling reaction Methods 0.000 abstract 4
- 239000012212 insulator Substances 0.000 description 25
- 239000004973 liquid crystal related substance Substances 0.000 description 25
- 238000009413 insulation Methods 0.000 description 15
- 230000015556 catabolic process Effects 0.000 description 10
- 150000002500 ions Chemical class 0.000 description 6
- 230000003068 static effect Effects 0.000 description 6
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 3
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 3
- 229910052804 chromium Inorganic materials 0.000 description 3
- 239000011651 chromium Substances 0.000 description 3
- 238000001312 dry etching Methods 0.000 description 3
- 229910052750 molybdenum Inorganic materials 0.000 description 3
- 239000011733 molybdenum Substances 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- 238000009825 accumulation Methods 0.000 description 2
- 239000004411 aluminium Substances 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 238000005452 bending Methods 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 238000003475 lamination Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000002425 crystallisation Methods 0.000 description 1
- 230000008025 crystallization Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 239000012774 insulation material Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 238000005224 laser annealing Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 238000013517 stratification Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136213—Storage capacitors associated with the pixel electrode
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0312—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes
- H10D30/0314—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes of lateral top-gate TFTs comprising only a single gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0321—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6731—Top-gate only TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
- H10D30/6743—Silicon
- H10D30/6745—Polycrystalline or microcrystalline silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/441—Interconnections, e.g. scanning lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/481—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs integrated with passive devices, e.g. auxiliary capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/80—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple passive components, e.g. resistors, capacitors or inductors
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Optics & Photonics (AREA)
- Power Engineering (AREA)
- Liquid Crystal (AREA)
- Thin Film Transistor (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
Abstract
本发明关于一种半导体装置及其制造方法,其特征在于,使隔着栅极绝缘层与TFT(10)的栅极电极(20)电容结合的第1半导体层(15),及隔着栅极绝缘层与保持电容的保持电容线(42)电容结合的第2半导体层(16)相互分开,并且由金属配线(43)连接第1半导体层(15)与第2半导体层(16)。即,分别使TFT(10)的栅极电极(20)与第1半导体层(15)电容结合,及使保持电容的保持电容线(42)与第2半导体层(16)电容结合,由于该结合而使各半导体层的电位产生变化,因此,不会产生大的电位差,可防止绝缘破坏或绝缘泄漏的发生。
Description
技术领域
本发明关于一种半导体装置及其制造方法,该半导体装置具有:形成在基板上的薄膜晶体管;以及与所述薄膜晶体管相邻接而形成,用以保持通过该薄膜晶体管所供给的电压的保持电容。
背景技术
图4是现有例子的液晶显示装置的构成图。液晶面板100具有配置成n行m列矩阵的多个像素,各像素由像素选择用薄膜晶体管TFT 10(以下称TFT 10)、液晶LC及保持电容Csc构成。
在TFT 10的栅极上连接有朝行方向延伸的栅极线20,而在漏极则连接有朝列方向延伸的数据线22。由垂直驱动电路(V驱动电路)130顺次对各行的栅极线20供给栅极扫描信号,且依据此来选择像素选择晶体管。另外,依据来自水平驱动电路(H驱动电路)140的漏极扫描信号对数据线22供给视频信号,并通过TFT 10施加到液晶LC。在此,保持电容Csc用来保持通过TFT 10所供给的视频信号。
图5是表示上述像素的平面图。此外,图6表示沿图5中Y-Y线的截面图。另外,图5是从第1基板100的背面看的平面图。此液晶显示装置是由在采用玻璃等透明绝缘材料的第1基板100与第2基板500之间挟持并贴合液晶200而构成。
在像素中,TFT 10的半导体层14(例如,多晶硅层)呈弯曲状态,2处与朝行方向直线延伸的栅极线20交叉。在该2个交叉部分,在半导体层14上构成沟道区域14c。另外,栅极线20构成所谓双栅极。
在栅极电极与沟道区域14c之间形成有栅极绝缘层66。半导体层14的漏极区域14d隔着形成在层间绝缘膜68与栅极绝缘层66的接触孔C0而与朝列方向延伸的数据线22连接。
然后,TFT 10的源极区域14s隔着形成在层间绝缘膜68与栅极绝缘层66的接触孔C1,而与金属配线40相连接。该金属配线40与数据线22以同一层(例如,铝层)在层间绝缘膜68上形成。另外,该金属配线40隔着设置在平坦化绝缘膜72上的接触孔C2而与上层的像素电极24相连接,该平坦化绝缘膜72形成于金属配线40上。
另外,保持电容线42与栅极线20由同一层(例如钼膜、铬膜)构成,朝行方向直线延伸,并隔着栅极绝缘层66与半导体层14的一部分重叠,而该重叠部分构成保持电容Csc。
另外,有关上述的液晶显示装置例如在以下专利文献1中记载。
专利文献1
特开平1-129234号公报
但是,在上述的液晶显示装置的制造过程中,经常会有TFT 10的栅极电极下的栅极绝缘层66发生绝缘破坏或绝缘泄漏不良等情况。以下说明其原因。
图7是表示液晶显示装置的制造过程的截面图,为沿图5的Y-Y线的剖视图。在栅极线20及保持电容线42的加工上虽采用干式蚀刻,但这时静电会积存在栅极线20及保持电容线42处。另外,此后以栅极线20作为掩模,而对半导体层14离子注入如砷或磷等N型杂质而形成源极区域14s及漏极区域14d时,也会产生电荷累积(charge-up)现象,使静电积存在栅极线20及保持电容线42。由于栅极线20及保持电容线42横贯液晶面板100而延伸,因此特别容易带静电。
由此,栅极线20及保持电容线42的电位会上升,而与此电容结合的半导体层14的电位也会上升。从该状态下,例如保持电容线42放电。此种放电容易在与保持电容线42接近的V驱动电路130的图案间产生。由此,保持电容线42的电位急剧下降,而与此电容结合的半导体层14的电位也急剧下降。然后,在栅极线20与半导体层14间的栅极绝缘层66上产生极大的电位差,例如在图7中的A点,导致产生绝缘破坏或是绝缘泄漏不良。因此,在由完成后的液晶显示装置进行显示时,会产生线缺陷或点缺陷的显示不良的问题。
发明内容
因此,本发明为解决上述现有技术中的问题,如图1所示,其特征在于,使隔着栅极绝缘层66与TFT 10的栅极电极20电容结合的第1半导体层15,及保隔着栅极绝缘层66与持电容Csc的保持电容线42电容结合的第2半导体层16相互分开,并且由金属配线43将第1半导体层15与第2半导体层16连接起来。
即,现有例子中是使TFT 10的栅极电极20及保持电容线42两部分与1个半导体层14电容结合,相对于此,在本发明中则是使TFT 10的栅极电极20与第1半导体层15、保持电容Csc的保持电容线42与第2半导体层16分别电容结合,因此由该结合各半导体层的电位产生变化,结果在栅极绝缘层66不会产生大的电位差,从而可防止绝缘破坏或绝缘泄漏的发生。
该半导体装置的制造方法为,该半导体装置具有:形成在基板上的薄膜晶体管;以及与所述薄膜晶体管相邻接而形成,用以保持通过该薄膜晶体管所输入的电压的保持电容,其特征在于,
在所述基板上使相互分开的第1及第2半导体层相邻接而形成的步骤:
在所述第1及第2半导体层上形成绝缘层的步骤;
在所述第1半导体层上隔着所述绝缘层而形成栅极电极,在所述第2半导体层上隔着所述绝缘层而形成保持电容电极的步骤;
通过离子注入在所述第1半导体层内形成源极区域及漏极区域的步骤;
在整个平面上形成层间绝缘膜的步骤;
在所述第1及第2半导体层上分别形成第1及第2接触孔的步骤;以及隔着所述第1及第2接触孔形成用于连接所述第1及第2半导体层的金属配线的步骤。
附图说明
图1是表示本发明的实施方式的液晶显示装置的一个像素的平面构造的图。
图2是表示沿图1的X-X线位置的截面构造图。
图3是说明本发明的实施方式的液晶显示装置的制造方法的截面图。
图4是现有例子的液晶显示装置的构成图。
图5是表示现有例子的液晶显示的一个像素的背面平面构造图。
图6是表示沿图5的Y-Y线位置的截面构造图。
图7是说明现有例子的液晶显示装置的制造方法的截面图。
符号说明:10薄膜晶体管(TFT);14半导体层;14c沟道区域;14d漏极区域14s源极区域15第1半导体层15c沟道区域15d
漏极区域;15s源极区域;16第2半导体层;20栅极电极(栅极线);22数据线24像素电极40金属配线42保持电容电极(保持电容线);43金属配线;66栅极绝缘层;68层间绝缘膜72平坦化绝缘膜;100液晶面板(第1基板);130垂直驱动电路(V驱动电路);140水平驱动电路(H驱动电路);200液晶500第2基板C0、C1、C2、C3接触孔Csc保持电容;LC液晶。
具体实施方式
其次,参照附图详细说明本发明的实施方式。此实施方式的液晶显示装置基本上与图4呈相同构成。图1是表示液晶显示装置的一个像素的平面图。此外,图2表示沿图1中X-X线的截面图。图1是从第1基板100的背面观看的平面图。图5及图6中相同的构成部分赋予同一符号,并省略其说明。
TFT 10的第1半导体层15(例如,多晶硅层)以2处与在行方向直线延伸的栅极线20相交叉的方式弯曲。在该2个交叉部分,在第1半导体层15上构成沟道区域15c。另外,栅极线20构成所谓的双栅极。在此,第1半导体层15对应图1中的折叠线P-P左右对称地折叠。
在栅极电极与沟道区域15c的间形成有栅极绝缘层66。第1半导体层15的漏极区域15d隔着在层间绝缘膜68与栅极绝缘层66形成的接触孔C0,而与朝列方向延伸的数据线22连接。
接着,TFT 10的源极区域15s隔着形成在层间绝缘膜68与栅极绝缘层66的接触孔C1,与金属配线43相连接。该金属配线43以与数据线22相同的层(例如,铝层)形成在层间绝缘膜68上。另外,该金属配线43隔着设置在平坦化绝缘膜72上的接触孔C2与上层的像素电极24相连接,该平坦化绝缘膜形成于金属配线43上。
另外,保持电容线42以与栅极线20相同的层(例如为钼膜、铬膜)构成,并朝行方向直线延伸。其次,保持电容线42隔着栅极绝缘层66而与同第1半导体层15相互分开的第2半导体层16重叠,该重叠部分构成保持电容Csc。
此外,第2半导体层16隔着形成在层间绝缘膜68与栅极绝缘层66的接触孔C3,与金属配线43相连接。换言之,第1半导体层15与第2半导体层16虽相互分开,但还是由金属配线43相连接。
图3是表示该液晶显示装置的制造过程的截面图。该图是沿图1的X-X线的截面图。参照图1~图3说明该液晶显示装置的制造方法。
首先,在第1基板100上,使相互分开的第1半导体层15及第2半导体层16相邻接而形成。在此步骤中,在第1基板100上形成例如非晶硅层,由激光退火处理将该层予以多结晶化之后,以图案化方式形成。
其次,在第1半导体层15及第2半导体层16上,通过例如CVD法而形成由SiO2层构成的栅极绝缘层66。然后,在第1半导体层15上隔着栅极绝缘层66而形成栅极电极20(栅极线),并在第2半导体层16上隔着栅极绝缘层66而形成保持电容电极42(保持电容线)。在此步骤中,在栅极绝缘层66上形成钼膜或铬膜,并予以干式蚀刻,形成栅极电极20(栅极线)及保持电容电极42(保持电容线)。
其次,通过离子注入,在第1半导体层15内形成源极区域15s及漏极区域15d。在此,在所谓LDD构造的情况下,首先以栅极电极20为掩模进行离子注入而形成低浓度的源极区域及漏极区域,之后,在栅极电极20的侧壁形成侧壁间隔层(sidewall spacer),而以栅极电极20及该侧壁间隔层为掩模进行离子注入,而形成高浓度的源极区域及漏极区域。
在上述干式蚀刻步骤及离子注入步骤中,静电虽会积存在栅极线20及保持电容线42,但在本发明中,由于分别使TFT 10的栅极电极20与第1半导体层15电容结合,及使保持电容Csc的保持电容线42与第2半导体层16电容结合,故会因为该结合而使各个半导体层的电位产生变化,因此,在栅极绝缘层66不会产生大的电位差,而可防止绝缘破坏或绝缘泄漏的发生。
例如,栅极线20及保持电容线42的电位会因静电而上升,而与其电容结合的第1半导体层15及第2半导体层16的电位也会上升。从这种状态下,使保持电容线42放电。由此,保持电容线42的电位会急剧下降,且与该保持电容丝42电容结合的第2半导体层16的电位也急剧下降。
但是,由于第1半导体层15与第2半导体层16相互分开,故第2半导体层16的电位不会降低。因此,在栅极绝缘层66不会产生大的电位差,从而可防止绝缘破坏或绝缘泄漏的发生。
另外,在整个平面形成层间绝缘膜68。然后,在第1半导体层15及第2半导体层16上分别形成第1接触孔C1及第3接触孔C3。其次,并隔着这些接触孔形成连接第1半导体层15及第2半导体层16的金属配线43。
再者,在整个面上形成平坦化绝缘膜72。接着,在金属配线43上形成第2接触孔C2,并隔着该第2接触孔C2而形成与金属配线43相连接的像素电极24。无论在上述层间绝缘膜68的形成步骤中或在接触孔的形成步骤中,在栅极线20及保持电容线42都会积存静电,但由与上述同样的构成,可防止栅极绝缘层66的绝缘破坏或绝缘泄漏的发生。
另外,如上所述,第1半导体层15相对于图1中的折叠线P-P折叠成左右对称。此为取得电荷蓄积的平衡,由此,可更为有效地防止栅极绝缘层66的绝缘破坏。
由此,容易产生栅极绝缘层66的静电破坏的步骤,是从栅极电极形成开始到接触孔形成结束,具体地说,在栅极电极20形成时、离子注入时、层间绝缘膜形成时、接触孔形成时,但本发明在作为消除这些步骤中的静电破坏的装置能发挥功效。
另外,在本实施方式中虽以液晶显示装置为例子予以说明,但本发明并不仅限于此,也可广泛适用在具有保持薄膜晶体管、以及保持通过该薄膜晶体管所供给的电压的保持电容的半导体装置上。例如,除了液晶显示装置之外,也可适用于具有驱动用薄膜晶体管和保持电容的有机EL显示装置上。
根据本发明,由于分别使薄膜晶体管的栅极电极与第1半导体层电容结合,且使保持电容的保持电容电极与第2半导体层电容结合,故会因为该结合而使各半导体层的电位产生变化,因此,在栅极绝缘层不会产生大的电位差,从而可防止绝缘破坏或绝缘泄漏的发生。
Claims (6)
1.一种半导体装置,其具有:形成在基板上的薄膜晶体管;与所述薄膜晶体管相邻形成,用以保持通过该薄膜晶体管所供给的电压的保持电容;以及供给有该电压的像素电极;其特征在于,
使隔着绝缘层与所述薄膜晶体管的栅极电极电容结合的第1半导体层、及隔着绝缘层与所述保持电容的保持电容电极电容结合的第2半导体层相互分开,并且在所述第1及第2半导体层产生开口而形成接触孔,并隔着所述接触孔由金属配线连接所述第1及第2半导体层,且所述金属配线连接于所述像素电极。
2.根据权利要求1所述的半导体装置,其特征在于,所述保持电容电极与所述栅极电极并行配置。
3.根据权利要求1、2的任一项所述的半导体装置,其特征在于,所述第1半导体层是以与所述栅极电极在二处交叉的方式对称折叠。
4.根据权利要求1、2的任一项所述的半导体装置,其特征在于,所述薄膜晶体管具有p型沟道或n型沟道。
5.一种半导体装置的制造方法,该半导体装置具有:形成在基板上的薄膜晶体管;以及与所述薄膜晶体管相邻接而形成,用以保持通过该薄膜晶体管所输入的电压的保持电容,其特征在于,
在所述基板上使相互分开的第1及第2半导体层相邻形成的步骤;
在所述第1及第2半导体层上形成绝缘层的步骤;
在所述第1半导体层上隔着所述绝缘层而形成栅极电极,在所述第2半导体层上隔着所述绝缘层而形成保持电容电极的步骤;
通过离子注入在所述第1半导体层内形成源极区域及漏极区域的步骤;
在整个平面上形成层间绝缘膜的步骤;
在所述第1及第2半导体层上分别形成第1及第2接触孔的步骤;以及隔着所述第1及第2接触孔形成用于连接所述第1及第2半导体层的金属配线的步骤。
6.根据权利要求5所述的半导体装置的制造方法,其特征在于,还具有:在整个平面上形成平坦化绝缘膜的步骤;在所述金属配线上形成第3接触孔的步骤;以及隔着所述第3接触孔而形成与所述金属配线连接的像素电极的步骤。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2002326412 | 2002-11-11 | ||
JP2002326412A JP2004165241A (ja) | 2002-11-11 | 2002-11-11 | 半導体装置及びその製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1499642A CN1499642A (zh) | 2004-05-26 |
CN1257557C true CN1257557C (zh) | 2006-05-24 |
Family
ID=32805327
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN200310113460.7A Expired - Lifetime CN1257557C (zh) | 2002-11-11 | 2003-11-11 | 半导体装置及其制造方法 |
Country Status (5)
Country | Link |
---|---|
US (1) | US7148545B2 (zh) |
JP (1) | JP2004165241A (zh) |
KR (2) | KR100600694B1 (zh) |
CN (1) | CN1257557C (zh) |
TW (1) | TWI229942B (zh) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101133760B1 (ko) | 2005-01-17 | 2012-04-09 | 삼성전자주식회사 | 박막 트랜지스터 표시판 및 이를 포함하는 액정 표시 장치 |
KR101112549B1 (ko) * | 2005-01-31 | 2012-06-12 | 삼성전자주식회사 | 박막 트랜지스터 표시판 |
JP2007188936A (ja) | 2006-01-11 | 2007-07-26 | Epson Imaging Devices Corp | 表示装置 |
US7863612B2 (en) * | 2006-07-21 | 2011-01-04 | Semiconductor Energy Laboratory Co., Ltd. | Display device and semiconductor device |
KR100873702B1 (ko) * | 2007-04-05 | 2008-12-12 | 삼성모바일디스플레이주식회사 | 평판 디스플레이용 박막 트랜지스터 및 그 제조방법 |
JP4970552B2 (ja) * | 2007-12-28 | 2012-07-11 | シャープ株式会社 | 補助容量配線駆動回路および表示装置 |
CN101861617B (zh) * | 2007-12-28 | 2012-11-28 | 夏普株式会社 | 显示驱动电路和显示装置 |
JP4959813B2 (ja) * | 2007-12-28 | 2012-06-27 | シャープ株式会社 | 半導体装置及び表示装置 |
EP2226938A4 (en) * | 2007-12-28 | 2011-07-20 | Sharp Kk | SEMICONDUCTOR DEVICE AND DISPLAY DEVICE |
JP5514418B2 (ja) * | 2008-09-05 | 2014-06-04 | 株式会社ジャパンディスプレイ | 液晶表示装置 |
JP5766481B2 (ja) * | 2011-03-29 | 2015-08-19 | 株式会社Joled | 表示装置および電子機器 |
KR101486038B1 (ko) * | 2012-08-02 | 2015-01-26 | 삼성디스플레이 주식회사 | 유기 발광 표시 장치 |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3252299B2 (ja) * | 1993-02-02 | 2002-02-04 | 富士通株式会社 | 薄膜トランジスタマトリクスおよびその製造方法 |
US5880991A (en) * | 1997-04-14 | 1999-03-09 | International Business Machines Corporation | Structure for low cost mixed memory integration, new NVRAM structure, and process for forming the mixed memory and NVRAM structure |
US6055460A (en) * | 1997-08-06 | 2000-04-25 | Advanced Micro Devices, Inc. | Semiconductor process compensation utilizing non-uniform ion implantation methodology |
KR100274546B1 (ko) | 1998-08-21 | 2000-12-15 | 윤종용 | 박막 트랜지스터 및 그 제조 방법 |
US6181398B1 (en) * | 1998-09-03 | 2001-01-30 | International Business Machines Corporation | Multiple pixel driven mirror electrodes for improved aperture ratio of reflective displays |
US6187684B1 (en) * | 1999-12-09 | 2001-02-13 | Lam Research Corporation | Methods for cleaning substrate surfaces after etch operations |
JP4776759B2 (ja) | 2000-07-25 | 2011-09-21 | 株式会社半導体エネルギー研究所 | 液晶表示装置およびその作製方法 |
SG103846A1 (en) * | 2001-02-28 | 2004-05-26 | Semiconductor Energy Lab | A method of manufacturing a semiconductor device |
TW575777B (en) * | 2001-03-30 | 2004-02-11 | Sanyo Electric Co | Active matrix type display device |
JP2002296619A (ja) | 2001-03-30 | 2002-10-09 | Sanyo Electric Co Ltd | アクティブマトリクス型表示装置 |
-
2002
- 2002-11-11 JP JP2002326412A patent/JP2004165241A/ja active Pending
-
2003
- 2003-10-29 TW TW092130021A patent/TWI229942B/zh not_active IP Right Cessation
- 2003-11-10 KR KR1020030079063A patent/KR100600694B1/ko not_active IP Right Cessation
- 2003-11-11 CN CN200310113460.7A patent/CN1257557C/zh not_active Expired - Lifetime
- 2003-11-12 US US10/705,223 patent/US7148545B2/en not_active Expired - Fee Related
-
2006
- 2006-04-21 KR KR1020060036203A patent/KR100607621B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
US7148545B2 (en) | 2006-12-12 |
KR20060066682A (ko) | 2006-06-16 |
KR100607621B1 (ko) | 2006-08-02 |
JP2004165241A (ja) | 2004-06-10 |
KR20040041516A (ko) | 2004-05-17 |
US20040155242A1 (en) | 2004-08-12 |
CN1499642A (zh) | 2004-05-26 |
TW200409363A (en) | 2004-06-01 |
TWI229942B (en) | 2005-03-21 |
KR100600694B1 (ko) | 2006-07-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN114497151B (zh) | 一种显示面板 | |
CN1215568C (zh) | 平板显示器及其制造方法 | |
CN102403334B (zh) | 有机电致发光显示器件 | |
KR102037646B1 (ko) | 표시 장치, 반도체 장치 및 표시 장치의 제조 방법 | |
CN1257557C (zh) | 半导体装置及其制造方法 | |
KR100260359B1 (ko) | 액정 표시 장치 및 그 제조방법 | |
CN1798458A (zh) | 液晶显示器件及其制造方法 | |
CN102667897A (zh) | 配线基板和显示装置 | |
US11825701B2 (en) | Display panel and manufacturing method thereof | |
CN1604699A (zh) | 有机电致发光面板 | |
US20190206894A1 (en) | Display systems with non-display areas | |
CN1280308A (zh) | 薄膜晶体管阵列及其制造方法 | |
CN101075054A (zh) | 液晶显示装置的阵列基板及其制造方法 | |
CN1945838A (zh) | 一种tft lcd阵列基板结构及其制造方法 | |
KR100224704B1 (ko) | 박막 트랜지스터-액정표시장치 및 그 제조방법 | |
CN101924122B (zh) | 一种有源矩阵有机发光显示器及其制造方法 | |
CN1667479A (zh) | 液晶显示设备 | |
CN1737883A (zh) | 平板显示器及其制造方法 | |
CN1498040A (zh) | 电致发光显示装置 | |
CN1215567C (zh) | 平板显示器及其制造方法 | |
CN1504816A (zh) | 像素结构及其制造方法 | |
CN1584712A (zh) | 窄边框设计的液晶显示面板及其制作方法 | |
CN1154490A (zh) | 薄膜晶体管的液晶显示装置及其制造方法 | |
CN1536396A (zh) | 画素结构 | |
KR101212700B1 (ko) | 유기전계발광소자 및 그 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CX01 | Expiry of patent term |
Granted publication date: 20060524 |
|
CX01 | Expiry of patent term |