TWI434388B - Trenched power semiconductor device and fabrication method thereof - Google Patents
Trenched power semiconductor device and fabrication method thereof Download PDFInfo
- Publication number
- TWI434388B TWI434388B TW100116368A TW100116368A TWI434388B TW I434388 B TWI434388 B TW I434388B TW 100116368 A TW100116368 A TW 100116368A TW 100116368 A TW100116368 A TW 100116368A TW I434388 B TWI434388 B TW I434388B
- Authority
- TW
- Taiwan
- Prior art keywords
- trench
- gate
- heavily doped
- semiconductor device
- power semiconductor
- Prior art date
Links
Landscapes
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Description
本發明係關於一種功率半導體元件及其製作方法,特別是關於一種溝槽式功率半導體元件及其製作方法。The present invention relates to a power semiconductor device and a method of fabricating the same, and more particularly to a trench power semiconductor device and a method of fabricating the same.
平面式功率半導體元件(例如功率金氧半場效電晶體(MOSFET))將閘極設置於基板表面,其電流通道係沿著平行基材表面的走向流動,會占據基板的面積,而導致相鄰單元(cell)之間隔距離無法任意縮減。相較之下,溝渠式功率半導體元件將閘極設置於溝槽內,使電流通道改為垂直走向,因而可以縮短單元間的間隔距離,提高積集度(integration)。A planar power semiconductor component (such as a power MOS field-effect transistor (MOSFET)) has a gate disposed on a surface of the substrate, the current path of which flows along a parallel substrate surface, which occupies the area of the substrate and causes adjacent The separation distance of cells cannot be arbitrarily reduced. In contrast, the trench type power semiconductor device has the gates disposed in the trenches, so that the current channels are changed to the vertical direction, thereby shortening the separation distance between the cells and improving the integration.
第1圖係一典型溝槽式金氧半場效電晶體之剖面示意圖。如圖中所示,此溝槽式金氧半場效電晶體具有一N型重摻雜基板10、一N型輕摻雜磊晶層12、複數個閘極溝槽14、複數個閘極結構16、複數個P型井區17、複數個源極摻雜區18與一層間介電層19。其中,N型輕摻雜磊晶層12係位於N型重摻雜基板10上,閘極溝槽14係位於N型輕摻雜磊晶層12中。閘極結構16係位於閘極溝槽14內。P型井區17係位於N型輕摻雜磊晶層12之上部分,並且環繞閘極溝槽14。閘極結構16之週圍包覆有一閘極介電層15,藉以與P型井區17及N型輕摻雜磊晶層12相區隔。源極摻雜區18係位於P型井區17之表面層,並且環繞閘極溝槽14。層間介電層19係覆蓋於閘極結構16上方。此層間介電層19內並製作有複數個源極接觸窗,以裸露源極摻雜區18。Figure 1 is a schematic cross-sectional view of a typical trench type MOS field effect transistor. As shown in the figure, the trench type MOS field-effect transistor has an N-type heavily doped substrate 10, an N-type lightly doped epitaxial layer 12, a plurality of gate trenches 14, and a plurality of gate structures. 16. A plurality of P-type well regions 17, a plurality of source doped regions 18 and an interlayer dielectric layer 19. The N-type lightly doped epitaxial layer 12 is disposed on the N-type heavily doped substrate 10, and the gate trench 14 is located in the N-type lightly doped epitaxial layer 12. The gate structure 16 is located within the gate trench 14. The P-type well region 17 is located above the N-type lightly doped epitaxial layer 12 and surrounds the gate trench 14. The gate structure 16 is surrounded by a gate dielectric layer 15 to be separated from the P-type well region 17 and the N-type lightly doped epitaxial layer 12. The source doped region 18 is located in the surface layer of the P-type well region 17 and surrounds the gate trench 14. An interlayer dielectric layer 19 is overlying the gate structure 16. A plurality of source contact windows are formed in the interlayer dielectric layer 19 to expose the source doped regions 18.
一般而言,此溝槽式金氧半場效電晶體之源極電壓係透過一形成於層間介電層19上方之源極金屬層(未圖示)施加於源極摻雜區18,閘極電壓係透過一形成於層間介電層19上方之閘極金屬層(未圖示)施加於閘極結構16,汲極電壓則是透過一形成於N型重摻雜基板10下方之汲極金屬層(未圖示)施加於N型重摻雜基板10。因此,晶片封裝時需同時連接基板上下表面之電極,而造成封裝技術上的限制。Generally, the source voltage of the trench MOS field-effect transistor is applied to the source doping region 18 through a source metal layer (not shown) formed over the interlayer dielectric layer 19, the gate The voltage is applied to the gate structure 16 through a gate metal layer (not shown) formed over the interlayer dielectric layer 19, and the drain voltage is transmitted through a drain metal formed under the N-type heavily doped substrate 10. A layer (not shown) is applied to the N-type heavily doped substrate 10. Therefore, the wafer package needs to be connected to the electrodes on the upper and lower surfaces of the substrate at the same time, which causes a limitation in packaging technology.
爰是,如何簡化既有之溝槽式功率半導體元件之結構與製作方法,是本技術領域一個重要的課題。Therefore, how to simplify the structure and manufacturing method of the existing trench type power semiconductor device is an important subject in the technical field.
有鑑於此,本發明之主要目的是提出一種溝槽式功率半導體元件以及此溝槽式功率半導體元件之製作方法,可以簡化製程,降低製作成本。In view of this, the main object of the present invention is to provide a trench power semiconductor device and a method for fabricating the trench power semiconductor device, which can simplify the process and reduce the manufacturing cost.
為達成上述目的,本發明提供一種溝槽式功率半導體元件。此溝槽式功率半導體元件具有一第一導電型之輕摻雜基板、至少二個溝槽、一閘極結構、一第二導電型之井區、一第一導電型之第一摻雜區、至少二個溝槽底部重摻雜區、一接觸窗與一導電結構。其中,溝槽係位於該輕摻雜基板上。並且,這些溝槽中包括至少一個閘極溝槽。閘極結構係位於前述閘極溝槽內。井區係環繞閘極結構。表面摻雜區則是位於該井區上方。溝槽底部重摻雜區係形成於這些溝槽的底部,並且這個溝槽底部重摻雜區係互相連接。接觸窗係位於輕摻雜基板上,並與前述溝槽保持一預設距離。導電結構係填入接觸窗,以電性連接溝槽底部重摻雜區。To achieve the above object, the present invention provides a trench type power semiconductor device. The trench power semiconductor device has a lightly doped substrate of a first conductivity type, at least two trenches, a gate structure, a well region of a second conductivity type, and a first doping region of a first conductivity type At least two heavily doped regions at the bottom of the trench, a contact window and a conductive structure. Wherein the trench is on the lightly doped substrate. Also, at least one of the gate trenches is included in the trenches. The gate structure is located in the aforementioned gate trench. The well area surrounds the gate structure. The surface doped region is located above the well region. A heavily doped region at the bottom of the trench is formed at the bottom of the trenches, and the heavily doped regions at the bottom of the trench are interconnected. The contact window is located on the lightly doped substrate and is maintained at a predetermined distance from the aforementioned trench. The conductive structure is filled into the contact window to electrically connect the heavily doped regions at the bottom of the trench.
在本發明之一實施例中,前述溝槽包括至少一個第一溝槽與至少一第二溝槽,第一溝槽係用以容納一閘極導線,第二溝槽係用以容納一終端結構。In an embodiment of the invention, the trench includes at least one first trench and a second trench, the first trench is for receiving a gate wire, and the second trench is for receiving a terminal. structure.
在本發明之一實施例中,更包括一第一導電型之接觸窗底部重摻雜區形成於接觸窗底部,導電結構係透過此接觸窗底部重摻雜區電性連接至溝槽底部重摻雜區。In an embodiment of the present invention, a heavily doped region at the bottom of the contact window further including a first conductivity type is formed at the bottom of the contact window, and the conductive structure is electrically connected to the bottom of the trench through the heavily doped region at the bottom of the contact window. Doped area.
在本發明之一實施例中,更包括至少二個重摻雜磊晶結構,分別填入溝槽之一下部分,以形成相對應之溝槽底部重摻雜區於輕摻雜基板內。In an embodiment of the invention, at least two heavily doped epitaxial structures are further included, respectively filling a lower portion of the trench to form a corresponding heavily doped region at the bottom of the trench in the lightly doped substrate.
在本發明之一實施例中,更包括至少二個第二導電型之重摻雜磊晶結構,分別填入溝槽之一下部分,閘極結構係位於此重摻雜磊晶結構上方。In an embodiment of the invention, at least two heavily doped epitaxial structures of the second conductivity type are further filled into the lower portion of the trench, and the gate structure is located above the heavily doped epitaxial structure.
在本發明之一實施例中,接觸窗與溝槽之開口係位於輕摻雜基板之一上表面。In an embodiment of the invention, the opening of the contact window and the trench is located on an upper surface of the lightly doped substrate.
在本發明之一實施例中,接觸窗係位於輕摻雜基板之一側邊。In one embodiment of the invention, the contact window is located on one side of the lightly doped substrate.
在本發明之一實施例中,溝槽底部重摻雜區係為第一導電型,以製造一功率金氧半場效電晶體。In one embodiment of the invention, the heavily doped region at the bottom of the trench is of a first conductivity type to produce a power MOS field effect transistor.
在本發明之一實施例中,溝槽底部重摻雜區係為第二導電型,以製造一絕緣閘極雙極電晶體。In one embodiment of the invention, the heavily doped region at the bottom of the trench is of a second conductivity type to produce an insulated gate bipolar transistor.
依據前述槽式功率半導體元件,本發明亦提供一製造方法。此製造方法至少包括下列步驟:一種溝槽式功率半導體元件之製造方法,至少包括下列步驟:(a)提供一第一導電型之輕摻雜基板;(b)形成至少二個溝槽於輕摻雜基板上,這些溝槽包括至少一個閘極溝槽;(c)形成一接觸窗於輕摻雜基板上;(d)形成至少二個溝槽底部重摻雜區於相對應之溝槽底部;(e)施以熱擴散製程使溝槽底部重摻雜區係互相連接;(f)形成一閘極結構於閘極溝槽內;(g)形成一第二導電型之井區環繞閘極結構;(h)形成一第一導電型之第一摻雜區於井區上方;以及(i)填入一導電結構於接觸窗內,以電性連接溝槽底部重摻雜區。The present invention also provides a method of fabrication in accordance with the aforementioned trench power semiconductor device. The manufacturing method comprises at least the following steps: a method for manufacturing a trench power semiconductor device, comprising at least the steps of: (a) providing a lightly doped substrate of a first conductivity type; (b) forming at least two trenches for light On the doped substrate, the trenches include at least one gate trench; (c) forming a contact window on the lightly doped substrate; (d) forming at least two trench bottom heavily doped regions in the corresponding trench Bottom; (e) applying a thermal diffusion process to interconnect the heavily doped regions at the bottom of the trench; (f) forming a gate structure in the gate trench; (g) forming a second conductivity type well region surrounding a gate structure; (h) forming a first doped region of the first conductivity type above the well region; and (i) filling a conductive structure in the contact window to electrically connect the heavily doped region at the bottom of the trench.
關於本發明之優點與精神可以藉由以下的發明詳述及所附圖式得到進一步的瞭解。The advantages and spirit of the present invention will be further understood from the following detailed description of the invention.
本發明之溝槽式功率半導體元件的主要技術特徵係透過溝槽底部重摻雜區之製作,取代傳統製作方法所需的重摻雜基板,同時可以省卻形成重摻雜基板上的磊晶層,藉以達到簡化結構,降低製造成本的目的。The main technical feature of the trench power semiconductor device of the present invention is that the heavily doped region required by the conventional fabrication method is replaced by the fabrication of the heavily doped region at the bottom of the trench, and the epitaxial layer on the heavily doped substrate can be omitted. In order to achieve a simplified structure and reduce manufacturing costs.
第2A至2G圖顯示本發明溝槽式功率半導體元件之製造方法之第一實施例。本實施例係以一功率金氧半場效電晶體為例。惟,本發明並不限於此。本發明亦可適用於其他功率半導體元件,如絕緣閘極雙極性電晶體(IGBT),的製作。2A to 2G are views showing a first embodiment of the method of manufacturing the trench type power semiconductor device of the present invention. This embodiment is exemplified by a power metal oxide half field effect transistor. However, the invention is not limited thereto. The invention is also applicable to the fabrication of other power semiconductor components, such as insulated gate bipolar transistors (IGBTs).
如第2A圖所示,首先,不同於傳統之金氧半場效電晶體之製造方法,係於一N型重摻雜基板上製作N型磊晶層作為底材,本實施例直接利用一N型輕摻雜基板110作為底材,以省卻N型磊晶層之製作。隨後,在此N型輕摻雜基板110上製作一圖案層115,以定義溝槽之位置。在本實施例中,此圖案層115係於此N型輕摻雜基板110上,由內而外依序定義閘極結構、閘極導線、終端(termination)結構與一接觸窗之位置。As shown in FIG. 2A, firstly, unlike the conventional method for manufacturing a gold oxide half field effect transistor, an N-type epitaxial layer is formed on a N-type heavily doped substrate as a substrate, and this embodiment directly utilizes a N. The lightly doped substrate 110 is used as a substrate to eliminate the fabrication of the N-type epitaxial layer. Subsequently, a pattern layer 115 is formed on the N-type lightly doped substrate 110 to define the position of the trench. In this embodiment, the pattern layer 115 is on the N-type lightly doped substrate 110, and the gate structure, the gate wire, the termination structure and a contact window are sequentially defined from the inside to the outside.
接下來,如第2B圖所示,透過圖案層115蝕刻N型輕摻雜基板110,以形成至少一個閘極溝槽122、至少一個第一溝槽124以容納閘極導線、至少一個第二溝槽126以容納終端結構以及至少一接觸窗128於N型輕摻雜基板110上。前述接觸窗128可為一完整的溝槽,或是呈現階梯狀結構。隨後,如第2C圖所示,透過圖案層115,植入高濃度之N型摻雜於閘極溝槽122、第一溝槽124、第二溝槽126以及接觸窗128底部,以形成複數個溝槽底部重摻雜區132於前揭各個溝槽122,124,126底部與一接觸窗底部重摻雜區134於接觸窗128底部。然後,施以一熱擴散製程,使各個溝槽底部重摻雜區132與接觸窗底部重摻雜區134互相連接,以形成一導電通道130。在本實施例中,此導電通道區130即用以通入汲極電位。Next, as shown in FIG. 2B, the N-type lightly doped substrate 110 is etched through the pattern layer 115 to form at least one gate trench 122, at least one first trench 124 to accommodate the gate conductor, at least one second The trench 126 is configured to receive the termination structure and the at least one contact window 128 on the N-type lightly doped substrate 110. The contact window 128 can be a complete trench or a stepped structure. Subsequently, as shown in FIG. 2C, a high concentration of N-type doping is implanted into the gate trench 122, the first trench 124, the second trench 126, and the bottom of the contact window 128 through the pattern layer 115 to form a plurality The heavily doped regions 132 at the bottom of the trench are exposed to the bottom of each of the trenches 122, 124, 126 and a heavily doped region 134 at the bottom of the contact window at the bottom of the contact window 128. Then, a thermal diffusion process is applied to interconnect the heavily doped regions 132 at the bottom of each trench with the heavily doped regions 134 at the bottom of the contact window to form a conductive via 130. In this embodiment, the conductive via region 130 is used to pass the drain potential.
隨後,如第2D圖所示,於閘極溝槽122、第一溝槽124與第二溝槽126內,分別製作閘極結構150、閘極導線160與終端結構170。本實施例在形成閘極結構150、閘極導線160與終端結構170於各個溝槽122,124,126內之步驟前,先形成一介電層140覆蓋各個溝槽122,124,126之內側表面,以隔絕閘極結構150、閘極導線160、終端結構170與其下方之導電通道區130。本實施例係以同一道步驟製作閘極結構150、閘極導線160與終端結構170,不過,本發明並不限於此。就一較佳實施例而言,終端結構170亦可以採取不同於閘極結構150之設計。Subsequently, as shown in FIG. 2D, a gate structure 150, a gate conductor 160, and a termination structure 170 are formed in the gate trench 122, the first trench 124, and the second trench 126, respectively. In this embodiment, before the step of forming the gate structure 150, the gate wiring 160 and the termination structure 170 in the respective trenches 122, 124, 126, a dielectric layer 140 is formed to cover the inner surfaces of the trenches 122, 124, 126 to isolate the gate structure 150. The gate conductor 160, the termination structure 170 and the conductive via region 130 therebelow. In the present embodiment, the gate structure 150, the gate wiring 160, and the termination structure 170 are formed in the same step, but the present invention is not limited thereto. In a preferred embodiment, the termination structure 170 can also take a different design than the gate structure 150.
然後,如第2E圖所示,以離子植入方式植入P型摻雜於N型輕摻雜基板110,以形成P型井區152於相鄰之閘極結構150間。值得注意的是,此P型井區152需與其下方之導電通道區130維持一定距離,以維持足夠的崩潰電壓。接下來,如第2F圖所示,形成一N型表面摻雜區154於P型井區152內,以通入源極電位。然後,形成一層間介電層180於N型輕摻雜基板110上。此層間介電層180具有複數個開口,以裸露井區152、N型表面摻雜區154、閘極導線160與接觸窗128。隨後,形成P型重摻雜區156於井區152中。值得注意的是,在製作開口於層間介電層180之步驟中,原本覆蓋於接觸窗128之內側表面的介電層140同時被去除,以裸露位於接觸窗128底部之導電通道區130。Then, as shown in FIG. 2E, a P-type doped N-type lightly doped substrate 110 is implanted by ion implantation to form a P-type well region 152 between adjacent gate structures 150. It is worth noting that the P-type well region 152 needs to maintain a certain distance from the conductive channel region 130 below it to maintain a sufficient breakdown voltage. Next, as shown in FIG. 2F, an N-type surface doped region 154 is formed in the P-type well region 152 to pass through the source potential. Then, an interlayer dielectric layer 180 is formed on the N-type lightly doped substrate 110. The interlayer dielectric layer 180 has a plurality of openings to expose the well region 152, the N-type surface doped region 154, the gate conductor 160, and the contact window 128. Subsequently, a P-type heavily doped region 156 is formed in the well region 152. It should be noted that in the step of fabricating the opening in the interlayer dielectric layer 180, the dielectric layer 140 originally covering the inner surface of the contact window 128 is simultaneously removed to expose the conductive via region 130 at the bottom of the contact window 128.
然後,如第2G圖所示,形成三個各自獨立的導電結構192,194與196於層間介電層180上,這些導電結構192,194,196係透過層間介電層之開口,分別電性連接至表面摻雜區154、閘極導線160與導電通道區130,以通入源極、閘極與汲極的電位。Then, as shown in FIG. 2G, three independent conductive structures 192, 194 and 196 are formed on the interlayer dielectric layer 180. The conductive structures 192, 194, 196 are electrically connected to the surface doping region through the openings of the interlayer dielectric layer. 154. The gate wire 160 and the conductive channel region 130 are connected to the potentials of the source, the gate and the drain.
值得注意的是,本實施例所描述之P型與N型僅為例示,而非用以限定本發明。本發明製作方法亦可適用於製作溝槽式金氧半場效電晶體於一P型輕摻雜基板上。It should be noted that the P-type and the N-type described in this embodiment are merely illustrative and are not intended to limit the present invention. The fabrication method of the present invention can also be applied to fabricating a trench type MOS field effect transistor on a P-type lightly doped substrate.
其次,如第2B與2C圖所示,本實施例在蝕刻製作溝槽122,124,126的步驟中,同時在輕摻雜基板110的邊緣處製作接觸窗128。而在後續利用離子植入方式形成溝槽底部重摻雜區132的步驟中,同時在接觸窗128底部形成接觸窗底部重摻雜區134。溝槽底部重摻雜區132係透過接觸窗底部重摻雜區134電性連接至導電結構196。不過,本發明並不限於此。舉例來說,接觸窗128可以在完成閘極結構150後,再形成於輕摻雜基板110上。此外,適當調整接觸窗128的位置,亦可使接觸窗128直接延伸至溝槽底部重摻雜區132內,而不需另外在接觸窗128底部製作接觸窗底部重摻雜區134。舉例來說,由輕摻雜基板110的側邊向內削除部分基板110的材料,即可形成接觸窗以裸露溝槽底部重摻雜區。Next, as shown in FIGS. 2B and 2C, in the present embodiment, in the step of etching the trenches 122, 124, 126, the contact window 128 is simultaneously formed at the edge of the lightly doped substrate 110. In the subsequent step of forming the trench bottom heavily doped region 132 by ion implantation, a heavily doped region 134 at the bottom of the contact window is simultaneously formed at the bottom of the contact window 128. The heavily doped region 132 at the bottom of the trench is electrically connected to the conductive structure 196 through the heavily doped region 134 at the bottom of the contact window. However, the invention is not limited thereto. For example, the contact window 128 can be formed on the lightly doped substrate 110 after the gate structure 150 is completed. In addition, by appropriately adjusting the position of the contact window 128, the contact window 128 can also be directly extended into the heavily doped region 132 at the bottom of the trench without additionally forming a heavily doped region 134 at the bottom of the contact window at the bottom of the contact window 128. For example, by partially cutting away the material of the portion of the substrate 110 from the side of the lightly doped substrate 110, a contact window can be formed to expose the heavily doped region at the bottom of the trench.
相較於傳統之溝槽式金氧半場效電晶體的製造方法,本實施例利用N型輕摻雜基板110取代傳統製造方法所需之N型磊晶層,並以溝槽底部重摻雜區132作為源汲極間之導電通道,因而可以省卻形成N型磊晶層之製作,同時,也不需在基板背面製作導電金屬層。其次,本實施例之用以通入汲極電位之導電通道區130係緊接於溝槽122,124,126之底部,因此可以縮短表面摻雜區154與導電通道區130間之N型輕摻雜區的厚度,有助於降低導通電阻(On-resistance)。此外,本實施例亦將原本位於基板背面之汲極導電結構,改為形成於基板正面,有助於後續封裝製程之進行。Compared with the conventional method for manufacturing a trench type MOS field effect transistor, the N-type lightly doped substrate 110 is used to replace the N-type epitaxial layer required by the conventional manufacturing method, and is heavily doped at the bottom of the trench. The region 132 serves as a conductive path between the source and the drain, so that the formation of the N-type epitaxial layer can be omitted, and at the same time, the conductive metal layer is not required to be formed on the back surface of the substrate. Secondly, the conductive via region 130 for introducing the drain potential in the embodiment is immediately adjacent to the bottom of the trenches 122, 124, 126, so that the N-type lightly doped region between the surface doped region 154 and the conductive via region 130 can be shortened. Thickness helps reduce on-resistance. In addition, in this embodiment, the gate conductive structure originally located on the back surface of the substrate is formed on the front surface of the substrate to facilitate the subsequent packaging process.
第3A與3B圖顯示本發明溝槽式金氧半場效電晶體之製造方法之第二實施例。第3A圖之製作步驟係接續第2B圖之製作步驟。不同於本發明之第一實施例係以離子植入方式在閘極溝槽122、第一溝槽124與第二溝槽126之底部分別形成溝槽底部重摻雜區132,本實施例先在各個溝槽122,124,126之下部分填入N型重摻雜磊晶結構231。隨後,再施以熱擴散製程使重摻雜磊晶結構231內之摻雜物向外擴散,以形成多個互相連接之溝槽底部重摻雜區232於N型輕摻雜基板110內。接下來,如第3B圖所示,直接於閘極溝槽122、第一溝槽124與第二溝槽126內,分別形成閘極結構250、閘極導線260與終端結構270。後續製作步驟與前揭本發明第一實施例相類似,在此不予贅述。3A and 3B are views showing a second embodiment of the method of manufacturing the trench type MOS field effect transistor of the present invention. The fabrication steps of Figure 3A are followed by the fabrication steps of Figure 2B. Different from the first embodiment of the present invention, the trench bottom heavily doped region 132 is formed at the bottom of the gate trench 122, the first trench 124 and the second trench 126 by ion implantation, which is the first embodiment. An N-type heavily doped epitaxial structure 231 is partially filled under each of the trenches 122, 124, 126. Subsequently, a thermal diffusion process is applied to diffuse the dopants in the heavily doped epitaxial structure 231 to form a plurality of interconnected trench bottom heavily doped regions 232 in the N-type lightly doped substrate 110. Next, as shown in FIG. 3B, a gate structure 250, a gate conductor 260, and a termination structure 270 are formed directly in the gate trench 122, the first trench 124, and the second trench 126, respectively. The subsequent production steps are similar to the first embodiment of the present invention, and are not described herein.
第4A與4B圖顯示本發明溝槽式金氧半場效電晶體之製造方法之第三實施例。第4A圖之製作步驟係接續第2C圖之製作步驟。在以熱擴散製程形成導電通道區130於N型輕摻雜基板110內之步驟後,在各個溝槽122,124,126之下部分填入磊晶結構336。此磊晶結構336可以為P型摻雜或是N型輕摻雜。隨後,如第4B圖所示,直接於磊晶結構336上方形成閘極結構350、閘極導線360與終端結構370。後續製作步驟與前揭本發明第一實施例相類似,在此不予贅述。4A and 4B are views showing a third embodiment of the method of manufacturing the trench type MOS field effect transistor of the present invention. The fabrication step of Figure 4A is followed by the fabrication steps of Figure 2C. After the step of forming the conductive via region 130 in the N-type lightly doped substrate 110 by a thermal diffusion process, an epitaxial structure 336 is partially filled under each of the trenches 122, 124, 126. The epitaxial structure 336 can be P-type doped or N-type lightly doped. Subsequently, as shown in FIG. 4B, a gate structure 350, a gate conductor 360, and a termination structure 370 are formed directly over the epitaxial structure 336. The subsequent production steps are similar to the first embodiment of the present invention, and are not described herein.
第5A與5B圖顯示本發明溝槽式金氧半場效電晶體之製造方法之第四實施例。第5A圖之製作步驟係接續第2C圖之製作步驟。在以熱擴散製程形成導電通道區130於N型輕摻雜基板110內之步驟後,在各個溝槽122,124,126之底部製作一厚氧化層440。此厚氧化層440可以採用溼式氧化方式選擇性成長於各個溝槽122,124,126的底部,亦可先在各個溝槽122,124,126內填入氧化矽,然後再以回蝕的方式形成此厚氧化層440。隨後,如第5B圖所示,形成一導電結構442於溝槽122,124,126之下部分。此導電結構442之側面係透過一介電層443與導電通道區130相分隔。然後,在閘極溝槽122、第一溝槽124與第二溝槽126之上部分,分別形成閘極結構450、閘極導線460與終端結構470。前揭位於閘極溝槽122內之導電結構442的電位會隨著其上方之閘極結構450的電位產生偏移。5A and 5B are views showing a fourth embodiment of the method of manufacturing the trench type MOS field effect transistor of the present invention. The fabrication step of Figure 5A is followed by the fabrication steps of Figure 2C. After the step of forming the conductive via region 130 in the N-type lightly doped substrate 110 by a thermal diffusion process, a thick oxide layer 440 is formed on the bottom of each of the trenches 122, 124, 126. The thick oxide layer 440 may be selectively grown on the bottom of each of the trenches 122, 124, 126 by wet oxidation, or may be filled with yttrium oxide in each of the trenches 122, 124, 126, and then the thick oxide layer 440 may be formed by etch back. Subsequently, as shown in FIG. 5B, a conductive structure 442 is formed on portions below the trenches 122, 124, 126. The side of the conductive structure 442 is separated from the conductive via region 130 by a dielectric layer 443. Then, a gate structure 450, a gate wire 460 and a termination structure 470 are formed on the gate trench 122, the first trench 124 and the second trench 126, respectively. The potential of the conductive structure 442 previously exposed within the gate trench 122 is offset by the potential of the gate structure 450 above it.
第6圖顯示本發明應用於絕緣閘極雙極電晶體之製造之一較佳實施例。相較於本發明之第一實施例,溝槽122,124,126底部所形成之溝槽底部重摻雜區132係為N型重摻雜,其導電型與輕摻雜基板110相同;在本實施例中,溝槽122,124,126底部所形成之溝槽底部重摻雜區532與接觸窗128底部所形成之接觸窗底部重摻雜區534均是P型重摻雜。因此,在導電通道區530與形成於P型井區152上方之N型表面摻雜區554間形成PNPN交替之絕緣閘極雙極電晶體結構。在此絕緣閘極雙極電晶體結構中,N型表面摻雜區554係透過導電結構592電性連接至一射極(emitter),溝槽底部重摻雜區532則是透過形成於接觸窗128內之導電結構596電性連接至一集極(collector)。Figure 6 shows a preferred embodiment of the invention for use in the fabrication of an insulated gate bipolar transistor. Compared with the first embodiment of the present invention, the trench bottom doped region 132 formed at the bottom of the trenches 122, 124, 126 is N-type heavily doped, and its conductivity type is the same as that of the lightly doped substrate 110; in this embodiment The heavily doped regions 532 at the bottom of the trenches formed at the bottom of the trenches 122, 124, 126 and the heavily doped regions 534 at the bottom of the contact window formed at the bottom of the contact window 128 are all P-type heavily doped. Thus, a PNPN alternating insulated gate bipolar transistor structure is formed between the conductive via region 530 and the N-type surface doped region 554 formed over the P-type well region 152. In the insulated gate bipolar transistor structure, the N-type surface doped region 554 is electrically connected to an emitter through the conductive structure 592, and the heavily doped region 532 at the bottom of the trench is formed through the contact window. The conductive structure 596 in 128 is electrically connected to a collector.
其次,前揭溝槽式金氧半場效電晶體之製造方法之各個實施例,均可依第6圖所揭示之方式調整溝槽底部重摻雜區之導電型,應用於製造絕緣閘極雙極電晶體。惟,在第4A與4B圖之實施例中,填入溝槽122,124,126下部分之磊晶結構336受限於溝槽底部重摻雜區532,僅能為N型摻雜。Secondly, various embodiments of the method for fabricating the trench-type MOS field-effect transistor can adjust the conductivity type of the heavily doped region at the bottom of the trench according to the manner disclosed in FIG. Polar crystal. However, in the embodiment of Figures 4A and 4B, the epitaxial structure 336 filled in the lower portion of the trenches 122, 124, 126 is limited to the heavily doped region 532 at the bottom of the trench and can only be N-doped.
第7圖係本發明溝槽式金氧半場效電晶體之汲極接觸窗的設置位置之一較佳實施例。圖中顯示輕摻雜基板110之角落。在本實施例中,元件區A1係位於輕摻雜基板110之中央處,導線區A2與終端區A3依序位於元件區A1之外側。接觸窗128則是呈階梯狀,環繞輕摻雜基板110之四周。不過,本發明並不限於此。接觸窗128可以僅僅環繞輕摻雜基板之部分側邊,亦可以形成於輕摻雜基板110之表面。Fig. 7 is a view showing a preferred embodiment of the arrangement position of the drain contact window of the trench type MOS field effect transistor of the present invention. The corners of the lightly doped substrate 110 are shown. In the present embodiment, the element area A1 is located at the center of the lightly doped substrate 110, and the wire area A2 and the terminal area A3 are sequentially located outside the element area A1. The contact window 128 is stepped around the periphery of the lightly doped substrate 110. However, the invention is not limited thereto. The contact window 128 may surround only a portion of the side of the lightly doped substrate or may be formed on the surface of the lightly doped substrate 110.
其次,請參照第2G圖所示,在前述各實施例中,位於閘極結構150下方之溝槽底部重摻雜區132係依序透過位於閘極導線160與終端結構170下方之溝槽底部重摻雜區132,電性連接至導電結構196。不過,本發明並不限於此。隨著輕摻雜基板上,元件、閘極導線160、終端結構170與接觸窗128之配置位置的改變,位於閘極結構150下方之溝槽底部重摻雜區132亦可以直接電性連接至導電結構196,而不透過位於閘極導線160與終端結構170下方之溝槽底部重摻雜區132。Next, referring to FIG. 2G, in the foregoing embodiments, the heavily doped region 132 at the bottom of the trench under the gate structure 150 sequentially passes through the bottom of the trench under the gate wire 160 and the termination structure 170. The heavily doped region 132 is electrically connected to the conductive structure 196. However, the invention is not limited thereto. With the change of the arrangement position of the element, the gate line 160, the termination structure 170 and the contact window 128 on the lightly doped substrate, the heavily doped region 132 at the bottom of the trench under the gate structure 150 can also be directly electrically connected to The conductive structure 196 does not pass through the heavily doped region 132 at the bottom of the trench below the gate conductor 160 and the termination structure 170.
此外,請參照第2G圖所示,在前述各實施例中,接觸窗128之開口與各個溝槽122,124,126之開口,位於輕摻雜基板110之同一側。不過,本發明並不限於此。此接觸窗128亦可以形成於輕摻雜基板110之下表面,或是形成於輕摻雜基板110之側邊。In addition, as shown in FIG. 2G, in the foregoing embodiments, the opening of the contact window 128 and the opening of each of the trenches 122, 124, 126 are located on the same side of the lightly doped substrate 110. However, the invention is not limited thereto. The contact window 128 may also be formed on the lower surface of the lightly doped substrate 110 or on the side of the lightly doped substrate 110.
相較於傳統之溝槽式金氧半場效電晶體,本發明具有下列優點:Compared with the conventional trench type MOS field effect transistor, the present invention has the following advantages:
一、本發明所提供之溝槽式功率半導體元件的製造方法,可以省卻磊晶層之製作,有助於降低製作成本。1. The method for manufacturing a trench type power semiconductor device according to the present invention can eliminate the fabrication of an epitaxial layer and contribute to a reduction in manufacturing cost.
二、本發明之溝槽式功率半導體元件可以使電晶體的各個電極,就功率金氧半場效電晶體而言,即為源極導電結構192、閘極導電結構194與汲極導電結構196,均位於基板之上表面,有利於後續之封裝製程之進行。2. The trench type power semiconductor device of the present invention can make the respective electrodes of the transistor, that is, the power metal oxide half field effect transistor, that is, the source conductive structure 192, the gate conductive structure 194 and the drain conductive structure 196, They are all located on the upper surface of the substrate, which is beneficial to the subsequent packaging process.
三、本發明所提供之溝槽式功率半導體元件,可以縮短井區152與導電通道區130間的輕摻雜區的厚度,有助於降低導通電阻。3. The trench power semiconductor device provided by the present invention can shorten the thickness of the lightly doped region between the well region 152 and the conductive via region 130, and help to reduce the on-resistance.
惟以上所述者,僅為本發明之較佳實施例而已,當不能以此限定本發明實施之範圍,即大凡依本發明申請專利範圍及發明說明內容所作之簡單的等效變化與修飾,皆仍屬本發明專利涵蓋之範圍內。另外本發明的任一實施例或申請專利範圍不須達成本發明所揭露之全部目的或優點或特點。此外,摘要部分和標題僅是用來輔助專利文件搜尋之用,並非用來限制本發明之權利範圍。The above is only the preferred embodiment of the present invention, and the scope of the invention is not limited thereto, that is, the simple equivalent changes and modifications made by the scope of the invention and the description of the invention are All remain within the scope of the invention patent. In addition, any of the objects or advantages or features of the present invention are not required to be achieved by any embodiment or application of the invention. In addition, the abstract sections and headings are only used to assist in the search of patent documents and are not intended to limit the scope of the invention.
10...重摻雜基板10. . . Heavy doped substrate
12...輕摻雜磊晶層12. . . Lightly doped epitaxial layer
14...閘極溝槽14. . . Gate trench
15...閘極介電層15. . . Gate dielectric layer
16...閘極結構16. . . Gate structure
17...井區17. . . Well area
18...源極摻雜區18. . . Source doping region
19...層間介電層19. . . Interlayer dielectric layer
110...輕摻雜基板110. . . Lightly doped substrate
115...圖案層115. . . Pattern layer
122...閘極溝槽122. . . Gate trench
124...第一溝槽124. . . First groove
126...第二溝槽126. . . Second groove
128...接觸窗128. . . Contact window
132,232,532...溝槽底部重摻雜區132,232,532. . . Heavily doped region at the bottom of the trench
134,534...接觸窗底部重摻雜區134,534. . . Heavy doped area at the bottom of the contact window
130,530...導電通道區130,530. . . Conductive channel area
150,250,350,450...閘極結構150,250,350,450. . . Gate structure
160,260,360,460...閘極導線160,260,360,460. . . Gate wire
170,270,370,470...終端結構170,270,370,470. . . Terminal structure
152...井區152. . . Well area
154,554...表面摻雜區154,554. . . Surface doped region
156...重摻雜區156. . . Heavily doped region
180...層間介電層180. . . Interlayer dielectric layer
192,194,196,592,594,596...導電結構192,194,196,592,594,596. . . Conductive structure
231...重摻雜磊晶結構231. . . Heavy doped epitaxial structure
336...磊晶結構336. . . Epitaxial structure
440...厚氧化層440. . . Thick oxide layer
442...導電結構442. . . Conductive structure
443...介電層443. . . Dielectric layer
A1...元件區A1. . . Component area
A2...導線區A2. . . Wire area
A3...終端區A3. . . Terminal area
第1圖係一典型溝槽式金氧半場效電晶體之剖面示意圖。Figure 1 is a schematic cross-sectional view of a typical trench type MOS field effect transistor.
第2A至2G圖顯示本發明溝槽式金氧半場效電晶體之製造方法之第一實施例。2A to 2G are views showing a first embodiment of a method of manufacturing a trench type MOS field effect transistor of the present invention.
第3A與3B圖顯示本發明溝槽式金氧半場效電晶體之製造方法之第二實施例。3A and 3B are views showing a second embodiment of the method of manufacturing the trench type MOS field effect transistor of the present invention.
第4A與4B圖顯示本發明溝槽式金氧半場效電晶體之製造方法之第三實施例。4A and 4B are views showing a third embodiment of the method of manufacturing the trench type MOS field effect transistor of the present invention.
第5A與5B圖顯示本發明溝槽式金氧半場效電晶體之製造方法之第四實施例。5A and 5B are views showing a fourth embodiment of the method of manufacturing the trench type MOS field effect transistor of the present invention.
第6圖顯示本發明應用於絕緣閘極雙極電晶體(IGBT)之一較佳實施例。Figure 6 shows a preferred embodiment of the invention applied to an insulated gate bipolar transistor (IGBT).
第7圖顯示本發明溝槽式金氧半場效電晶體之汲極接觸窗之設置位置之一較佳實施例。Fig. 7 shows a preferred embodiment of the arrangement position of the drain contact window of the trench type MOS field effect transistor of the present invention.
110...輕摻雜基板110. . . Lightly doped substrate
130...導電通道區130. . . Conductive channel area
160...閘極導線160. . . Gate wire
152...井區152. . . Well area
154...表面摻雜區154. . . Surface doped region
156...重摻雜區156. . . Heavily doped region
180...層間介電層180. . . Interlayer dielectric layer
192,194,196...導電結構192,194,196. . . Conductive structure
A1...元件區A1. . . Component area
A2...導線區A2. . . Wire area
A3...終端區A3. . . Terminal area
Claims (16)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW100116368A TWI434388B (en) | 2011-05-10 | 2011-05-10 | Trenched power semiconductor device and fabrication method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW100116368A TWI434388B (en) | 2011-05-10 | 2011-05-10 | Trenched power semiconductor device and fabrication method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201246496A TW201246496A (en) | 2012-11-16 |
TWI434388B true TWI434388B (en) | 2014-04-11 |
Family
ID=48094564
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW100116368A TWI434388B (en) | 2011-05-10 | 2011-05-10 | Trenched power semiconductor device and fabrication method thereof |
Country Status (1)
Country | Link |
---|---|
TW (1) | TWI434388B (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101666753B1 (en) * | 2015-06-18 | 2016-10-14 | 주식회사 동부하이텍 | Semiconductor device and radio frequency module formed on high resistivity substrate |
TWI601295B (en) * | 2016-08-25 | 2017-10-01 | 綠星電子股份有限公司 | Broken gate MOS field effect transistor |
-
2011
- 2011-05-10 TW TW100116368A patent/TWI434388B/en not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
TW201246496A (en) | 2012-11-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8466513B2 (en) | Semiconductor device with enhanced mobility and method | |
TWI407564B (en) | Power semiconductor having trench bottom polycrystalline germanium structure and method of fabricating the same | |
US8735249B2 (en) | Trenched power semiconductor device and fabrication method thereof | |
US20190280119A1 (en) | Super junction power transistor and preparation method thereof | |
US9722071B1 (en) | Trench power transistor | |
US8916930B2 (en) | Trenched power semiconductor device and fabrication method thereof | |
JP2012204395A (en) | Semiconductor device and manufacturing method of the same | |
CN107910267B (en) | Power semiconductor device and manufacturing method thereof | |
WO2019007319A1 (en) | Trench type power device and method for manufacturing same | |
CN106129105B (en) | Trench gate power MOSFET and manufacturing method | |
JP5422252B2 (en) | Manufacturing method of semiconductor device | |
CN107910269B (en) | Power semiconductor device and method of manufacturing the same | |
CN107910266B (en) | Power semiconductor device and method of manufacturing the same | |
CN106057905A (en) | Trench gate field effect transistor and manufacturing method | |
US7494876B1 (en) | Trench-gated MIS device having thick polysilicon insulation layer at trench bottom and method of fabricating the same | |
CN107910268B (en) | Power semiconductor device and method of manufacturing the same | |
TWI487112B (en) | Semiconductor device and fabricating method thereof | |
TWI434388B (en) | Trenched power semiconductor device and fabrication method thereof | |
CN113889523A (en) | Semiconductor device based on three-dimensional grid field plate structure and fabrication method thereof | |
US9190480B2 (en) | Method and contact structure for coupling a doped body region to a trench electrode of a semiconductor device | |
CN102867848B (en) | Trench type power semiconductor element and manufacturing method thereof | |
CN107910271B (en) | Power semiconductor device and manufacturing method thereof | |
JP2012160601A (en) | Manufacturing method of semiconductor device | |
JP2014225693A (en) | Semiconductor device and method of manufacturing the same | |
US20180145170A1 (en) | Method of Forming a Field-Effect Transistor (FET) or Other Semiconductor Device with Front-Side Source and Drain Contacts |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |