KR920006974A - 다이너믹형 반도체기억장치 - Google Patents
다이너믹형 반도체기억장치 Download PDFInfo
- Publication number
- KR920006974A KR920006974A KR1019910016282A KR910016282A KR920006974A KR 920006974 A KR920006974 A KR 920006974A KR 1019910016282 A KR1019910016282 A KR 1019910016282A KR 910016282 A KR910016282 A KR 910016282A KR 920006974 A KR920006974 A KR 920006974A
- Authority
- KR
- South Korea
- Prior art keywords
- control signal
- address
- driving
- voltage
- drive voltage
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims 2
- 230000004044 response Effects 0.000 claims 2
- 238000010586 diagram Methods 0.000 description 3
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4076—Timing circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
- G11C11/4085—Word line control circuits, e.g. word line drivers, - boosters, - pull-up, - pull-down, - precharge
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Static Random-Access Memory (AREA)
Abstract
Description
Claims (1)
- 복수의 워드선과, 복수의 비트선이 교차하는 위치에 각각 배치되는 복수의 메모리셀을 포함하는 1개이상의 메모리셀 어레이를 구비한, 다이너믹형 반도체 기억장치에 있어서, 외부에서 상기 기억장치의 기억상태를 제어하기 위해 제어신호를 받는 상태입력수단과, 외부에서 상기 기억장치를 어드레싱하기 위해 어드레스신호를 받는 어드레스 입력수단과, 외부에서 상기 기억장치의 기록을 제어하기 위해 제어 신호를 받는 기록제어신호 입력수단과, 상기 상태입력수단에서의 제어신호에 응답하여, 상기 워드선을 구동하기 위해 구동전압을 발생하는 워드선구동 전압 발생수단과, 상기 구동전압발생기에 접속되어, 구동전압을 전원전압 이상에 승압하기 위해 제1의 구동 전압 승압수단과, 상기 기록신호 입력수단에서의 기록제어신호에 응답하고, 구동전압을 재차 승압하기 위해 제2의 구동전압 승압수단과, 상기 메모리셀어레이에 접속되어, 상기 어드레스수단에서의 어드레스신호를 디코드하여, 어드레스신호에 대응하는 워드선에 상기 재승압된 구동전압을 공급하는 디코더 수단을 포함하는 것을 특징으로 하는 다이너믹형 반도체 기억장치.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2251307A JPH04129089A (ja) | 1990-09-19 | 1990-09-19 | ダイナミック型半導体記憶装置 |
JP1990-251307 | 1990-09-19 | ||
JP90-251307 | 1990-09-19 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR920006974A true KR920006974A (ko) | 1992-04-28 |
KR950009074B1 KR950009074B1 (ko) | 1995-08-14 |
Family
ID=17220862
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019910016282A KR950009074B1 (ko) | 1990-09-19 | 1991-09-18 | 다이너믹형 반도체 기억장치 |
Country Status (4)
Country | Link |
---|---|
US (1) | US5222042A (ko) |
JP (1) | JPH04129089A (ko) |
KR (1) | KR950009074B1 (ko) |
DE (1) | DE4131238C2 (ko) |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05151773A (ja) * | 1991-11-29 | 1993-06-18 | Mitsubishi Electric Corp | ダイナミツク型半導体記憶装置 |
JP3128425B2 (ja) * | 1994-04-08 | 2001-01-29 | 株式会社東芝 | 半導体記憶装置 |
GB9423035D0 (en) * | 1994-11-15 | 1995-01-04 | Sgs Thomson Microelectronics | Voltage boost circuit for a memory device |
JP3434397B2 (ja) * | 1995-09-06 | 2003-08-04 | 三菱電機株式会社 | 半導体記憶装置 |
US5826014A (en) * | 1996-02-06 | 1998-10-20 | Network Engineering Software | Firewall system for protecting network elements connected to a public network |
US6160749A (en) * | 1997-03-14 | 2000-12-12 | Hyundai Electronics America | Pump control circuit |
US5914908A (en) * | 1997-03-14 | 1999-06-22 | Hyundai Electronics America | Method of operating a boosted wordline |
US6115307A (en) | 1997-05-19 | 2000-09-05 | Micron Technology, Inc. | Method and structure for rapid enablement |
US5801997A (en) * | 1997-06-24 | 1998-09-01 | Etron Technology, Inc. | Ping-pong boost circuit |
KR100308067B1 (ko) * | 1998-06-29 | 2001-10-19 | 박종섭 | 로오 어드레스 스트로브 경로 제어방법 |
US6198340B1 (en) | 1999-02-08 | 2001-03-06 | Etron Technology, Inc. | High efficiency CMOS pump circuit |
US6519188B2 (en) | 2000-12-18 | 2003-02-11 | Hynix Semiconductor Inc. | Circuit and method for controlling buffers in semiconductor memory device |
JP5261888B2 (ja) * | 2006-05-18 | 2013-08-14 | 富士通セミコンダクター株式会社 | 半導体記憶装置 |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5938996A (ja) * | 1982-08-25 | 1984-03-03 | Mitsubishi Electric Corp | ランダムアクセスメモリ装置 |
US4649523A (en) * | 1985-02-08 | 1987-03-10 | At&T Bell Laboratories | Semiconductor memory with boosted word line |
JPS63104290A (ja) * | 1986-10-21 | 1988-05-09 | Nec Corp | 半導体記憶装置 |
US4933907A (en) * | 1987-12-03 | 1990-06-12 | Mitsubishi Denki Kabushiki Kaisha | Dynamic random access memory device and operating method therefor |
-
1990
- 1990-09-19 JP JP2251307A patent/JPH04129089A/ja active Pending
-
1991
- 1991-09-04 US US07/754,807 patent/US5222042A/en not_active Expired - Fee Related
- 1991-09-18 KR KR1019910016282A patent/KR950009074B1/ko not_active IP Right Cessation
- 1991-09-19 DE DE4131238A patent/DE4131238C2/de not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
DE4131238A1 (de) | 1992-04-02 |
US5222042A (en) | 1993-06-22 |
KR950009074B1 (ko) | 1995-08-14 |
DE4131238C2 (de) | 1995-12-21 |
JPH04129089A (ja) | 1992-04-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0186906B1 (en) | Semiconductor memory attaining high data read speed and having high noise margin | |
KR960032488A (ko) | 연상메모리장치 | |
KR960038983A (ko) | 반도체기억장치와 메모리시스템 | |
KR920013456A (ko) | 반도체 기억장치 | |
KR890017706A (ko) | 다이나믹형 반도체 기억장치 | |
KR970029803A (ko) | 반도체 메모리장치의 프리차지 회로 | |
KR920013462A (ko) | 반도체 기억장치 | |
KR970067348A (ko) | 향상된 동기식 판독 및 기록 가능한 반도체 메모리 | |
KR920006974A (ko) | 다이너믹형 반도체기억장치 | |
KR970051144A (ko) | 반도체 기억 장치 | |
KR970051090A (ko) | 반도체 메모리장치의 펌핑전압발생기 | |
KR920013457A (ko) | 반도체 기억장치 | |
KR0136889B1 (ko) | 승압신호를 사용한 반도체장치 | |
US5875132A (en) | Semiconductor memory device for storing data comprising of plural bits and method for operating the same | |
JPS62287499A (ja) | 半導体メモリ装置 | |
KR920013454A (ko) | 반도체 기억장치 | |
JPH08273364A (ja) | 共有される電源線を具備する5トランジスタメモリセル | |
KR930008850A (ko) | 분할된 판독 데이타 버스 시스템을 갖는 반도체 메모리 디바이스 | |
KR930001230A (ko) | 반도체 기억장치 및 반도체 집적회로 장치 | |
KR100510469B1 (ko) | 승압회로를 구비하는 반도체 메모리장치 | |
EP0788107A3 (en) | Semiconductor memory device | |
KR950020705A (ko) | 반도체 메모리 | |
KR0164816B1 (ko) | 외부전원전압을 워드라인 구동전압으로 사용하는 반도체 메모리 | |
KR960001109B1 (ko) | 분산 배치된 매스터 로오 클럭 발생회로를 갖는 반도체 메모리 소자 | |
JP2616184B2 (ja) | 半動体メモリ装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19910918 |
|
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19910918 Comment text: Request for Examination of Application |
|
PG1501 | Laying open of application | ||
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19950127 Patent event code: PE09021S01D |
|
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19950413 Patent event code: PE09021S01D |
|
G160 | Decision to publish patent application | ||
PG1605 | Publication of application before grant of patent |
Comment text: Decision on Publication of Application Patent event code: PG16051S01I Patent event date: 19950720 |
|
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 19951130 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 19951209 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 19951209 End annual number: 3 Start annual number: 1 |
|
PR1001 | Payment of annual fee |
Payment date: 19980807 Start annual number: 4 End annual number: 4 |
|
FPAY | Annual fee payment |
Payment date: 19990729 Year of fee payment: 5 |
|
PR1001 | Payment of annual fee |
Payment date: 19990729 Start annual number: 5 End annual number: 5 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |