KR20060045610A - 전자 부품 실장 구조의 제조 방법 - Google Patents
전자 부품 실장 구조의 제조 방법 Download PDFInfo
- Publication number
- KR20060045610A KR20060045610A KR1020050030237A KR20050030237A KR20060045610A KR 20060045610 A KR20060045610 A KR 20060045610A KR 1020050030237 A KR1020050030237 A KR 1020050030237A KR 20050030237 A KR20050030237 A KR 20050030237A KR 20060045610 A KR20060045610 A KR 20060045610A
- Authority
- KR
- South Korea
- Prior art keywords
- electronic component
- uncured resin
- resin layer
- wiring pattern
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- A—HUMAN NECESSITIES
- A47—FURNITURE; DOMESTIC ARTICLES OR APPLIANCES; COFFEE MILLS; SPICE MILLS; SUCTION CLEANERS IN GENERAL
- A47J—KITCHEN EQUIPMENT; COFFEE MILLS; SPICE MILLS; APPARATUS FOR MAKING BEVERAGES
- A47J47/00—Kitchen containers, stands or the like, not provided for in other groups of this subclass; Cutting-boards, e.g. for bread
- A47J47/005—Cutting boards
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
- H05K1/186—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit manufactured by mounting on or connecting to patterned circuits before or during embedding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68377—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support with parts of the auxiliary support remaining in the finished device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13144—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/24221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/24225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/24226—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the HDI interconnect connecting to the same level of the item at which the semiconductor or solid-state body is mounted, e.g. the item being planar
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/75—Apparatus for connecting with bump connectors or layer connectors
- H01L2224/7525—Means for applying energy, e.g. heating means
- H01L2224/75251—Means for applying energy, e.g. heating means in the lower part of the bonding apparatus, e.g. in the apparatus chuck
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/75—Apparatus for connecting with bump connectors or layer connectors
- H01L2224/7525—Means for applying energy, e.g. heating means
- H01L2224/75252—Means for applying energy, e.g. heating means in the upper part of the bonding apparatus, e.g. in the bonding head
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82035—Reshaping, e.g. forming vias by heating means
- H01L2224/82039—Reshaping, e.g. forming vias by heating means using a laser
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83192—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06524—Electrical connections formed on device or on substrate, e.g. a deposited or grown layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06572—Auxiliary carrier between devices, the carrier having an electrical connection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06593—Mounting aids permanently on device; arrangements for alignment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01057—Lanthanum [La]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10674—Flip chip
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/11—Treatments characterised by their effect, e.g. heating, cooling, roughening
- H05K2203/1189—Pressing leads, bumps or a die through an insulating layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Food Science & Technology (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Description
Claims (19)
- 기판 위에 제 1 미경화(未硬化) 수지층을 형성하는 공정과,상기 제 1 미경화 수지층 위에 전자 부품을 배치하는 공정과,상기 전자 부품을 피복(被覆)하는 제 2 미경화 수지층을 형성하는 공정과,열처리함으로써 상기 제 1 및 제 2 미경화 수지층을 경화(硬化)시켜, 상기 전자 부품이 매설(埋設)된 절연층을 얻는 공정을 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 기판은 제 1 가(假)기판이며,상기 제 2 미경화 수지층을 형성하는 공정의 후로서 상기 절연층을 얻는 공정 전에,상기 제 1 및 제 2 미경화 수지층을 관통하는 도전성 포스트(post)가 설치되고, 또한 상기 제 2 미경화 수지층 위에 제 2 가기판이 배치된 구조를 형성하는 공정을 더 포함하고,상기 절연층을 얻는 공정 후에,상기 제 1 및 제 2 가기판을 선택적으로 제거하는 공정을 더 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 제 1 미경화 수지층과 상기 제 2 미경화 수지층은 동일 재료로 이루어지는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 전자 부품을 배치하는 공정에서,상기 전자 부품은 접속 패드를 구비하고 있으며, 상기 접속 패드가 상측을 향하게 하여 상기 전자 부품을 배치하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 전자 부품을 배치하는 공정에서,상기 전자 부품은 범프를 구비하고 있으며, 상기 전자 부품의 범프를 상기 제 1 미경화 수지층에 선택적으로 매립하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 기판은 배선 패턴을 구비하고, 또한 상기 전자 부품은 접속 패드를 구비하고 있으며,상기 전자 부품을 배치하는 공정에서, 상기 접속 패드가 상측을 향하게 하여 상기 전자 부품을 배치하고,상기 전자 부품이 매설된 상기 절연층을 얻는 공정 후에,상기 절연층에 설치된 비어 홀을 통하여 상기 전자 부품의 접속 패드 및 상기 기판 위의 배선 패턴에 전기적으로 접속되는 n층(n은 1 이상의 정수)의 배선 패턴을 형성하는 공정을 더 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 기판은 배선 패턴을 구비하고, 또한 상기 전자 부품은 범프를 구비하고 있으며,상기 전자 부품을 배치하는 공정에서, 상기 전자 부품의 범프를 상기 제 1 미경화 수지층에 선택적으로 매립하여 상기 전자 부품의 범프를 상기 기판 위의 배선 패턴에 전기적으로 접속하고,상기 전자 부품이 매설된 상기 절연층을 얻는 공정 후에,상기 절연층에 설치된 비어 홀을 통하여 상기 기판 위의 배선 패턴에 전기적으로 접속되는 n층(n은 1 이상의 정수)의 배선 패턴을 형성하는 공정을 더 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 6 항에 있어서,상기 기판이 구비하는 배선 패턴은 상기 기판을 관통하여 설치된 도전성 포 스트를 통하여 상호 접속된 상태에서 상기 기판의 양면에 형성되어 있고, 상기 n층의 배선 패턴은 상기 기판의 양면 측에 형성되는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 2 항에 있어서,상기 도전성 포스트가 설치되고, 상기 제 2 가기판이 배치된 구조를 형성하는 공정은,상기 제 1 및 제 2 미경화 수지층을 관통하는 비어 홀을 형성하는 공정과,상기 비어 홀 내에 도전체를 충전하여 상기 도전성 포스트를 얻는 공정과,상기 제 2 미경화 수지층 위에 상기 제 2 가기판을 배치하는 공정을 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 2 항에 있어서,상기 도전성 포스트가 설치되고, 상기 제 2 가기판이 배치된 구조를 형성하는 공정은,상기 도전성 포스트가 세워져 설치된 상기 제 2 가기판의 상기 도전성 포스트를 상기 제 1 및 제 2 미경화 수지층에 삽입하는 것을 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 2 항에 있어서,상기 전자 부품을 배치하는 공정에서, 상기 전자 부품은 범프를 구비하고, 상기 전자 부품의 상기 범프를 상기 제 1 미경화 수지층에 매립하며,상기 제 1 및 제 2 가기판을 선택적으로 제거하는 공정 후에,상기 전자 부품의 범프 및 상기 도전성 포스트에 전기적으로 접속되는 n층(n은 1 이상의 정수)의 배선 패턴을 형성하는 공정을 더 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 2 항에 있어서,상기 전자 부품을 배치하는 공정에서, 상기 전자 부품은 접속 패드를 구비하고, 상기 접속 패드가 상측을 향하게 하여 상기 전자 부품을 배치하며,상기 제 1 및 제 2 가기판을 선택적으로 제거하는 공정 후에,상기 절연층에 설치된 비어 홀을 통하여 상기 전자 부품의 접속 패드에 전기적으로 접속되는 동시에, 상기 도전성 포스트에 전기적으로 접속되는 n층(n은 1 이상의 정수)의 배선 패턴을 형성하는 공정을 더 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 11 항에 있어서,상기 n층의 배선 패턴은 상기 절연층에 설치된 상기 도전성 포스트를 통하여 전기적으로 상호 접속된 상태에서 상기 절연층의 양면 측에 형성되는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 6 항에 있어서,상기 n층의 배선 패턴의 최상(最上)의 상기 배선 패턴에 상측 전자 부품을 플립칩(flip-chip) 접속하는 공정을 더 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 전자 부품을 배치하는 공정은, 상기 제 1 미경화 수지층을 가열한 상태에서 상기 전자 부품을 0.01 내지 1.0㎫의 압력으로 가압함으로써, 상기 전자 부품을 제 1 미경화 수지층 위에 임시 접착하는 공정인 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 제 2 미경화 수지층을 형성하는 공정은, 미경화 수지 필름을 진공 분위기에서 가열하여 유동화시킨 상태에서 상기 전자 부품 측으로 가압하는 것을 포함하는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 1 항에 있어서,상기 제 1 및 제 2 미경화 수지층은 에폭시 수지, 폴리이미드 수지 및 폴리페닐렌에테르 수지 중 어느 하나인 것을 특징으로 하는 전자 부품 실장 구조의 제 조 방법.
- 제 1 항에 있어서,상기 전자 부품은 반도체 칩 또는 수동(受動) 부품인 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
- 제 2 항에 있어서,상기 제 1 및 제 2 가기판은 구리, 니켈 또는 스테인리스로 이루어지는 것을 특징으로 하는 전자 부품 실장 구조의 제조 방법.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004139543A JP4541753B2 (ja) | 2004-05-10 | 2004-05-10 | 電子部品実装構造の製造方法 |
JPJP-P-2004-00139543 | 2004-05-10 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1020110062096A Division KR101156657B1 (ko) | 2004-05-10 | 2011-06-27 | 전자 부품 실장 구조의 제조 방법 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20060045610A true KR20060045610A (ko) | 2006-05-17 |
KR101109702B1 KR101109702B1 (ko) | 2012-01-31 |
Family
ID=35238507
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1020050030237A Expired - Fee Related KR101109702B1 (ko) | 2004-05-10 | 2005-04-12 | 전자 부품 실장 구조의 제조 방법 |
KR1020110062096A Expired - Fee Related KR101156657B1 (ko) | 2004-05-10 | 2011-06-27 | 전자 부품 실장 구조의 제조 방법 |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1020110062096A Expired - Fee Related KR101156657B1 (ko) | 2004-05-10 | 2011-06-27 | 전자 부품 실장 구조의 제조 방법 |
Country Status (4)
Country | Link |
---|---|
US (1) | US7319049B2 (ko) |
JP (1) | JP4541753B2 (ko) |
KR (2) | KR101109702B1 (ko) |
TW (1) | TWI384630B (ko) |
Families Citing this family (46)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7410894B2 (en) * | 2005-07-27 | 2008-08-12 | International Business Machines Corporation | Post last wiring level inductor using patterned plate process |
JP2007103772A (ja) * | 2005-10-06 | 2007-04-19 | Texas Instr Japan Ltd | 半導体装置の製造方法 |
JP4841234B2 (ja) * | 2005-11-24 | 2011-12-21 | 日本特殊陶業株式会社 | ビアアレイキャパシタ内蔵配線基板の製造方法 |
JPWO2007069606A1 (ja) * | 2005-12-14 | 2009-05-21 | 新光電気工業株式会社 | チップ内蔵基板の製造方法 |
FI20060256L (fi) | 2006-03-17 | 2006-03-20 | Imbera Electronics Oy | Piirilevyn valmistaminen ja komponentin sisältävä piirilevy |
JP2007311492A (ja) * | 2006-05-17 | 2007-11-29 | Shinko Electric Ind Co Ltd | 半導体装置の製造方法 |
DE102006025553B4 (de) * | 2006-06-01 | 2020-01-16 | Hahn-Schickard-Gesellschaft für angewandte Forschung e.V. | Verfahren zum Herstellen einer elektronischen Baueinheit |
JP2008016630A (ja) * | 2006-07-06 | 2008-01-24 | Matsushita Electric Ind Co Ltd | プリント配線板およびその製造方法 |
CN100514616C (zh) * | 2006-08-29 | 2009-07-15 | 欣兴电子股份有限公司 | 内埋式芯片封装制程及具有内埋芯片的电路基板 |
WO2008065896A1 (fr) * | 2006-11-28 | 2008-06-05 | Kyushu Institute Of Technology | Procédé de fabrication d'un dispositif semi-conducteur ayant une structure d'électrode à double face et dispositif semi-conducteur fabriqué par le procédé |
CN100593963C (zh) * | 2007-07-17 | 2010-03-10 | 欣兴电子股份有限公司 | 内埋式线路结构及其工艺 |
TWI396269B (zh) * | 2007-10-17 | 2013-05-11 | Unimicron Technology Corp | 電路板之製法 |
JP5271627B2 (ja) * | 2008-07-30 | 2013-08-21 | 株式会社フジクラ | 多層プリント配線板 |
TWI366906B (en) * | 2009-03-31 | 2012-06-21 | Ind Tech Res Inst | Die stacking structure and fabricating method thereof |
US8390083B2 (en) | 2009-09-04 | 2013-03-05 | Analog Devices, Inc. | System with recessed sensing or processing elements |
JP5325736B2 (ja) * | 2009-10-06 | 2013-10-23 | 新光電気工業株式会社 | 半導体装置及びその製造方法 |
US20110084372A1 (en) * | 2009-10-14 | 2011-04-14 | Advanced Semiconductor Engineering, Inc. | Package carrier, semiconductor package, and process for fabricating same |
US8786062B2 (en) | 2009-10-14 | 2014-07-22 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and process for fabricating same |
US8569894B2 (en) * | 2010-01-13 | 2013-10-29 | Advanced Semiconductor Engineering, Inc. | Semiconductor package with single sided substrate design and manufacturing methods thereof |
TWI411075B (zh) | 2010-03-22 | 2013-10-01 | Advanced Semiconductor Eng | 半導體封裝件及其製造方法 |
WO2012051340A1 (en) | 2010-10-12 | 2012-04-19 | Analog Devices, Inc. | Microphone package with embedded asic |
US8941222B2 (en) | 2010-11-11 | 2015-01-27 | Advanced Semiconductor Engineering Inc. | Wafer level semiconductor package and manufacturing methods thereof |
US9406658B2 (en) | 2010-12-17 | 2016-08-02 | Advanced Semiconductor Engineering, Inc. | Embedded component device and manufacturing methods thereof |
US8619431B2 (en) * | 2010-12-22 | 2013-12-31 | ADL Engineering Inc. | Three-dimensional system-in-package package-on-package structure |
JP5413382B2 (ja) * | 2011-02-15 | 2014-02-12 | Tdk株式会社 | 電子部品内蔵モジュールの製造方法 |
JP5309352B2 (ja) * | 2011-02-15 | 2013-10-09 | Tdk株式会社 | 電子部品内蔵モジュール用層間絶縁シート、電子部品内蔵モジュール及び電子部品内蔵モジュールの製造方法 |
US8916421B2 (en) * | 2011-08-31 | 2014-12-23 | Freescale Semiconductor, Inc. | Semiconductor device packaging having pre-encapsulation through via formation using lead frames with attached signal conduits |
US9142502B2 (en) * | 2011-08-31 | 2015-09-22 | Zhiwei Gong | Semiconductor device packaging having pre-encapsulation through via formation using drop-in signal conduits |
US8780576B2 (en) * | 2011-09-14 | 2014-07-15 | Invensas Corporation | Low CTE interposer |
CN103052268B (zh) * | 2011-10-11 | 2016-03-02 | 欣兴电子股份有限公司 | 线路结构的制作方法 |
US8597983B2 (en) | 2011-11-18 | 2013-12-03 | Freescale Semiconductor, Inc. | Semiconductor device packaging having substrate with pre-encapsulation through via formation |
KR101332916B1 (ko) * | 2011-12-29 | 2013-11-26 | 주식회사 네패스 | 반도체 패키지 및 그 제조 방법 |
US9190389B2 (en) | 2013-07-26 | 2015-11-17 | Infineon Technologies Ag | Chip package with passives |
US9070568B2 (en) * | 2013-07-26 | 2015-06-30 | Infineon Technologies Ag | Chip package with embedded passive component |
CN104576883B (zh) | 2013-10-29 | 2018-11-16 | 普因特工程有限公司 | 芯片安装用阵列基板及其制造方法 |
US9632251B2 (en) * | 2014-04-02 | 2017-04-25 | International Business Machines Corporation | Integration of photonic, electronic, and sensor devices with SOI VLSI microprocessor technology |
US10177115B2 (en) | 2014-09-05 | 2019-01-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structures and methods of forming |
CN105590914B (zh) * | 2014-10-24 | 2018-04-06 | 碁鼎科技秦皇岛有限公司 | 电子元件封装结构及制作方法 |
TWI566349B (zh) * | 2014-12-04 | 2017-01-11 | 矽品精密工業股份有限公司 | 封裝結構及其製法 |
US9666558B2 (en) | 2015-06-29 | 2017-05-30 | Point Engineering Co., Ltd. | Substrate for mounting a chip and chip package using the substrate |
CN106356355B (zh) * | 2015-07-15 | 2020-06-26 | 恒劲科技股份有限公司 | 基板结构及其制作方法 |
US10068853B2 (en) * | 2016-05-05 | 2018-09-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated fan-out package and method of fabricating the same |
JP6904055B2 (ja) * | 2017-05-19 | 2021-07-14 | Tdk株式会社 | 半導体ic内蔵基板及びその製造方法 |
US10903136B2 (en) * | 2017-11-07 | 2021-01-26 | Tdk Taiwan Corp. | Package structure having a plurality of insulating layers |
WO2021009865A1 (ja) * | 2019-07-17 | 2021-01-21 | 株式会社メイコー | 高密度多層基板、及びその製造方法 |
CN113140538A (zh) * | 2021-04-21 | 2021-07-20 | 上海闻泰信息技术有限公司 | 转接板、封装结构及转接板的制作方法 |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH1070363A (ja) * | 1996-08-27 | 1998-03-10 | Toshiba Corp | 印刷配線板の製造方法 |
JPH1079578A (ja) * | 1996-09-04 | 1998-03-24 | Oki Electric Ind Co Ltd | 配線基板の製造方法 |
JP2000151057A (ja) * | 1998-11-09 | 2000-05-30 | Hitachi Ltd | 電子部品実装構造体およびその製造方法並びに無線icカードおよびその製造方法 |
JP2001156457A (ja) * | 1999-11-30 | 2001-06-08 | Taiyo Yuden Co Ltd | 電子回路装置の製造方法 |
JP3598060B2 (ja) * | 1999-12-20 | 2004-12-08 | 松下電器産業株式会社 | 回路部品内蔵モジュール及びその製造方法並びに無線装置 |
JP3813402B2 (ja) * | 2000-01-31 | 2006-08-23 | 新光電気工業株式会社 | 半導体装置の製造方法 |
TW511405B (en) * | 2000-12-27 | 2002-11-21 | Matsushita Electric Ind Co Ltd | Device built-in module and manufacturing method thereof |
JP3547423B2 (ja) | 2000-12-27 | 2004-07-28 | 松下電器産業株式会社 | 部品内蔵モジュール及びその製造方法 |
JP2002271020A (ja) * | 2001-03-08 | 2002-09-20 | Toshiba Chem Corp | プリント配線板、ビルドアップ配線板およびその製造方法 |
US20020175402A1 (en) * | 2001-05-23 | 2002-11-28 | Mccormack Mark Thomas | Structure and method of embedding components in multi-layer substrates |
JP2003046258A (ja) * | 2001-07-27 | 2003-02-14 | Kyocera Corp | 配線基板用絶縁シート及びそれを用いた多層配線基板及びその製造方法 |
JP3572305B2 (ja) * | 2001-09-27 | 2004-09-29 | 松下電器産業株式会社 | 絶縁シートおよび多層配線基板ならびにその製造方法 |
JP2003243563A (ja) * | 2001-12-13 | 2003-08-29 | Matsushita Electric Ind Co Ltd | 金属配線基板と半導体装置及びその製造方法 |
US6841413B2 (en) * | 2002-01-07 | 2005-01-11 | Intel Corporation | Thinned die integrated circuit package |
TW200302685A (en) * | 2002-01-23 | 2003-08-01 | Matsushita Electric Ind Co Ltd | Circuit component built-in module and method of manufacturing the same |
JP4627957B2 (ja) * | 2002-05-29 | 2011-02-09 | 日立化成工業株式会社 | 半導体装置の製造方法及び積層型半導体装置 |
JP2004079701A (ja) * | 2002-08-14 | 2004-03-11 | Sony Corp | 半導体装置及びその製造方法 |
-
2004
- 2004-05-10 JP JP2004139543A patent/JP4541753B2/ja not_active Expired - Fee Related
-
2005
- 2005-04-12 KR KR1020050030237A patent/KR101109702B1/ko not_active Expired - Fee Related
- 2005-04-19 TW TW094112389A patent/TWI384630B/zh not_active IP Right Cessation
- 2005-04-26 US US11/114,168 patent/US7319049B2/en active Active
-
2011
- 2011-06-27 KR KR1020110062096A patent/KR101156657B1/ko not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US7319049B2 (en) | 2008-01-15 |
US20050247665A1 (en) | 2005-11-10 |
JP4541753B2 (ja) | 2010-09-08 |
KR20110081795A (ko) | 2011-07-14 |
TWI384630B (zh) | 2013-02-01 |
TW200539464A (en) | 2005-12-01 |
KR101156657B1 (ko) | 2012-06-15 |
KR101109702B1 (ko) | 2012-01-31 |
JP2005322769A (ja) | 2005-11-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101109702B1 (ko) | 전자 부품 실장 구조의 제조 방법 | |
KR101096614B1 (ko) | 전자 부품 실장 구조 및 그 제조 방법 | |
US6985362B2 (en) | Printed circuit board and electronic package using same | |
KR101046265B1 (ko) | 전자 부품 실장 구조의 제조 방법 | |
JP5410660B2 (ja) | 配線基板及びその製造方法と電子部品装置及びその製造方法 | |
US7122901B2 (en) | Semiconductor device | |
EP2141972B1 (en) | Component-incorporating module and its manufacturing method | |
JP4198566B2 (ja) | 電子部品内蔵基板の製造方法 | |
KR20090099481A (ko) | 솔더범프를 가지는 배선기판 및 그 제조방법 | |
JP2009212146A (ja) | 基板およびその製造方法 | |
US20090115067A1 (en) | Module having built-in electronic component and method for manufacturing such module | |
KR101522780B1 (ko) | 전자부품 내장 인쇄회로기판 및 그 제조방법 | |
JP5440650B2 (ja) | 基板の製造方法 | |
JP5176676B2 (ja) | 部品内蔵基板の製造方法 | |
KR101061792B1 (ko) | 칩 내장형 인쇄회로기판 및 제조 방법 | |
JP4027788B2 (ja) | 電子部品実装構造の製造方法 | |
JP4927145B2 (ja) | 電子部品実装構造の製造方法 | |
KR20100104932A (ko) | 인쇄회로기판의 제조방법 | |
JP4593444B2 (ja) | 電子部品実装構造体の製造方法 | |
TWI420989B (zh) | 印刷電路板及其製造方法 | |
KR101543031B1 (ko) | 인쇄회로기판 및 그 제조 방법 | |
US20240079250A1 (en) | Semiconductor package and method of manufacturing | |
JP2002151618A (ja) | ビルドアッププリント配線板およびその製造方法 | |
KR101376765B1 (ko) | 인터포저가 필요없는 몰딩 패키지 제조 방법 | |
JP2008218941A (ja) | 電子回路装置とこれを用いた電子機器、およびその製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 20050412 |
|
PG1501 | Laying open of application | ||
A201 | Request for examination | ||
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 20100317 Comment text: Request for Examination of Application Patent event code: PA02011R01I Patent event date: 20050412 Comment text: Patent Application |
|
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 20110427 Patent event code: PE09021S01D |
|
A107 | Divisional application of patent | ||
PA0107 | Divisional application |
Comment text: Divisional Application of Patent Patent event date: 20110627 Patent event code: PA01071R01D |
|
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 20111130 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20120118 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 20120119 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
FPAY | Annual fee payment |
Payment date: 20141230 Year of fee payment: 4 |
|
PR1001 | Payment of annual fee |
Payment date: 20141230 Start annual number: 4 End annual number: 4 |
|
FPAY | Annual fee payment |
Payment date: 20151217 Year of fee payment: 5 |
|
PR1001 | Payment of annual fee |
Payment date: 20151217 Start annual number: 5 End annual number: 5 |
|
FPAY | Annual fee payment |
Payment date: 20161220 Year of fee payment: 6 |
|
PR1001 | Payment of annual fee |
Payment date: 20161220 Start annual number: 6 End annual number: 6 |
|
FPAY | Annual fee payment |
Payment date: 20171219 Year of fee payment: 7 |
|
PR1001 | Payment of annual fee |
Payment date: 20171219 Start annual number: 7 End annual number: 7 |
|
FPAY | Annual fee payment |
Payment date: 20181226 Year of fee payment: 8 |
|
PR1001 | Payment of annual fee |
Payment date: 20181226 Start annual number: 8 End annual number: 8 |
|
FPAY | Annual fee payment |
Payment date: 20191217 Year of fee payment: 9 |
|
PR1001 | Payment of annual fee |
Payment date: 20191217 Start annual number: 9 End annual number: 9 |
|
PR1001 | Payment of annual fee |
Payment date: 20201216 Start annual number: 10 End annual number: 10 |
|
PR1001 | Payment of annual fee |
Payment date: 20211215 Start annual number: 11 End annual number: 11 |
|
PC1903 | Unpaid annual fee |
Termination category: Default of registration fee Termination date: 20231029 |