JP4155999B2 - 半導体装置および半導体装置の製造方法 - Google Patents
半導体装置および半導体装置の製造方法 Download PDFInfo
- Publication number
- JP4155999B2 JP4155999B2 JP2006155232A JP2006155232A JP4155999B2 JP 4155999 B2 JP4155999 B2 JP 4155999B2 JP 2006155232 A JP2006155232 A JP 2006155232A JP 2006155232 A JP2006155232 A JP 2006155232A JP 4155999 B2 JP4155999 B2 JP 4155999B2
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor chip
- semiconductor device
- sealing resin
- resin layer
- back surface
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/427—Cooling by change of state, e.g. use of heat pipes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01087—Francium [Fr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
- H01L2924/1816—Exposing the passive side of the semiconductor or solid-state body
- H01L2924/18161—Exposing the passive side of the semiconductor or solid-state body of a flip chip
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19106—Disposition of discrete passive components in a mirrored arrangement on two different side of a common die mounting substrate
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Description
図1(A)は、実施形態1に係る半導体装置10の概略構成を示す斜視図である。図1(B)は、図1(A)のA−A'線上の断面構造を示す断面図である。半導体装置10は、基板20と、表面をフェイスダウンした状態で基板20にフリップチップ実装された半導体チップ30と、半導体チップ30の周囲を封止する封止樹脂層40と、封止樹脂層40上にTIM層80を介して接合されたヒートシンク90とを備える。本実施形態の半導体装置10は、基板20の裏面に複数のハンダボール50がアレイ状に配設されたBGA(Ball Grid Array)型の半導体パッケージ構造を有する。
図3は、実施形態1の半導体装置の製造方法の概略を示すフロー図である。まず、多層配線構造を有する基板を形成し(S10)、この基板の上に半導体チップを実装する(S20)。続いて、半導体チップを封止樹脂で封止する(S30)。次に半導体チップ裏面に密閉空間95および冷媒98からなる冷却部を形成する(S40)。最後にハンダボール、キャパシタなどを基板の裏面に実装する(S50)。
図4は、実施形態1の半導体装置10の半導体チップ30の実装方法を示す工程断面図である。
図5および図6は、実施形態1の半導体装置10の封止樹脂層40の形成方法を示す工程図である。
図7は実施形態1の半導体装置10の冷却部の形成方法を示す工程図である。
図8は、実施形態2に係る半導体装置11の断面構造を示している。また、実施形態2に係る半導体装置11の説明において、実施形態1に係る半導体装置10と同様な構成については適宜省略し、実施形態1に係る半導体装置10と異なる構成について説明する。
Claims (9)
- 基板と
前記基板に表面をフェイスダウンした状態で実装された半導体チップと、
前記半導体チップを封止する封止樹脂層と、
前記封止樹脂層の上面に接合した冷却部材と、
前記封止樹脂層から露出した前記半導体チップの裏面と前記冷却部材の下面との間に形成された密閉空間に封入された冷媒と、
を備えたことを特徴とする半導体装置であり、
前記冷媒の一部は、前記半導体装置の動作時に前記半導体チップの裏面の発熱によって加熱され前記密閉空間内で気化することを特徴とする半導体装置。 - 前記封止樹脂層の上面に、前記封止樹脂層と前記冷却部材とを接合する熱インターフェース材料層を備えることを特徴とする請求項1に記載の半導体装置。
- 前記密閉空間には前記冷媒として水が封入されていることを特徴とする請求項1または2に記載の半導体装置。
- 非動作時の前記密閉空間の内圧は大気圧より小さいことを特徴とする請求項1または2に記載の半導体装置。
- 前記密閉空間の内壁に含まれる前記半導体チップの裏面および前記冷却部材の下面の少なくとも一方は表面に凹凸が形成されるように改質されていることを特徴とする請求項1から3のいずれか一項に記載の半導体装置。
- 前記密閉空間の内壁に含まれる前記半導体チップの裏面および前記冷却部材の下面の少なくとも一方はポーラスめっき処理されていることを特徴とする請求項1から3のいずれか一項に記載の半導体装置。
- 前記半導体チップの裏面は前記封止樹脂層の最上面より下位に位置し、前記封止樹脂層の上面の少なくとも一部は前記半導体チップの裏面に向けた傾斜を有することを特徴とする請求項1から6のいずれか一項に記載の半導体装置。
- 半導体装置の製造方法であって、
配線パターンが設けられた基板に表面をフェイスダウンした半導体チップをフリップチップ実装する工程と、
前記半導体チップの裏面を露出させた状態で前記半導体チップを封止する封止樹脂層を形成する工程と、
前記封止樹脂層の上面に接着材料層を形成する工程と、
前記接着材料層の上面に冷却部材を搭載して接合する工程と、
前記冷却部材に設けられ、前記半導体チップの裏面と前記冷却部材の下面との間に形成された空間に連通する注入穴より冷媒を注入する工程と、
前記注入穴を封止材料で塞ぎ、前記冷媒の一部が前記半導体装置の動作時に前記半導体チップの裏面の発熱によって加熱され気化する密閉空間を形成する工程と、
を含むことを特徴とする半導体装置の製造方法。 - 前記接着材料層を形成する工程より前に、前記半導体チップの裏面および前記冷却部材の下面の少なくとも一部の表面に凹凸が形成されるよう改質処理を施すステップをさらに含むことを特徴とする請求項8に記載の半導体装置の製造方法。
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006155232A JP4155999B2 (ja) | 2006-06-02 | 2006-06-02 | 半導体装置および半導体装置の製造方法 |
US11/751,694 US7679184B2 (en) | 2006-06-02 | 2007-05-22 | Semiconductor device having high cooling efficiency and method for manufacturing the same |
CNB2007101081063A CN100517662C (zh) | 2006-06-02 | 2007-05-30 | 半导体装置及半导体装置的制造方法 |
TW096119771A TWI346998B (en) | 2006-06-02 | 2007-06-01 | Semiconductor device having high cooling efficiency and method for manufacturing the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006155232A JP4155999B2 (ja) | 2006-06-02 | 2006-06-02 | 半導体装置および半導体装置の製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2007324484A JP2007324484A (ja) | 2007-12-13 |
JP4155999B2 true JP4155999B2 (ja) | 2008-09-24 |
Family
ID=38789168
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2006155232A Active JP4155999B2 (ja) | 2006-06-02 | 2006-06-02 | 半導体装置および半導体装置の製造方法 |
Country Status (4)
Country | Link |
---|---|
US (1) | US7679184B2 (ja) |
JP (1) | JP4155999B2 (ja) |
CN (1) | CN100517662C (ja) |
TW (1) | TWI346998B (ja) |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100704919B1 (ko) * | 2005-10-14 | 2007-04-09 | 삼성전기주식회사 | 코어층이 없는 기판 및 그 제조 방법 |
JP2010103244A (ja) * | 2008-10-22 | 2010-05-06 | Sony Corp | 半導体装置及びその製造方法 |
NL2002240C2 (nl) * | 2008-11-21 | 2010-05-25 | Fico Bv | Inrichting en werkwijze voor het tenminste gedeeltelijk omhullen van een gesloten vlakke drager met elektronische componenten. |
JP5617548B2 (ja) * | 2010-11-11 | 2014-11-05 | ソニー株式会社 | 半導体装置の製造方法 |
US8937380B1 (en) * | 2013-08-30 | 2015-01-20 | Infineon Technologies Austria Ag | Die edge protection for pressure sensor packages |
JP6398399B2 (ja) * | 2013-09-06 | 2018-10-03 | 富士電機株式会社 | 半導体装置およびその製造方法 |
US9831190B2 (en) * | 2014-01-09 | 2017-11-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device package with warpage control structure |
JP2015170625A (ja) * | 2014-03-05 | 2015-09-28 | 株式会社東芝 | 半導体パッケージ |
DE102014118080B4 (de) * | 2014-12-08 | 2020-10-15 | Infineon Technologies Ag | Elektronisches Modul mit einem Wärmespreizer und Verfahren zur Herstellung davon |
JP6413935B2 (ja) * | 2015-06-05 | 2018-10-31 | 株式会社デンソー | 半導体装置およびその製造方法 |
US11152274B2 (en) * | 2017-09-11 | 2021-10-19 | Advanced Semiconductor Engineering, Inc. | Multi-moldings fan-out package and process |
JP7095978B2 (ja) * | 2017-11-16 | 2022-07-05 | 日東電工株式会社 | 半導体プロセスシートおよび半導体パッケージ製造方法 |
KR102542628B1 (ko) * | 2018-02-05 | 2023-06-14 | 삼성전자주식회사 | 반도체 패키지 |
US10879225B2 (en) * | 2018-10-24 | 2020-12-29 | Samsung Electronics Co., Ltd. | Semiconductor package and method of manufacturing semiconductor package |
CN110010565B (zh) * | 2018-12-25 | 2020-08-28 | 浙江集迈科微电子有限公司 | 一种射频微系统中大功率组件的双层相变散热器制作方法 |
US11621211B2 (en) * | 2019-06-14 | 2023-04-04 | Mediatek Inc. | Semiconductor package structure |
JP2022147620A (ja) * | 2021-03-23 | 2022-10-06 | キオクシア株式会社 | メモリシステム、及びラベル部品 |
KR20220163648A (ko) * | 2021-06-03 | 2022-12-12 | 삼성전자주식회사 | 반도체 패키지 |
CN115003102B (zh) * | 2021-10-27 | 2023-05-23 | 荣耀终端有限公司 | 电子元件散热结构的制造方法、散热结构及电子设备 |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6117797A (en) * | 1998-09-03 | 2000-09-12 | Micron Technology, Inc. | Attachment method for heat sinks and devices involving removal of misplaced encapsulant |
JP3677429B2 (ja) | 2000-03-09 | 2005-08-03 | Necエレクトロニクス株式会社 | フリップチップ型半導体装置の製造方法 |
US6535388B1 (en) * | 2001-10-04 | 2003-03-18 | Intel Corporation | Wirebonded microelectronic packages including heat dissipation devices for heat removal from active surfaces thereof |
KR100447867B1 (ko) * | 2001-10-05 | 2004-09-08 | 삼성전자주식회사 | 반도체 패키지 |
KR100446290B1 (ko) * | 2001-11-03 | 2004-09-01 | 삼성전자주식회사 | 댐을 포함하는 반도체 패키지 및 그 제조방법 |
US20040212080A1 (en) * | 2003-04-22 | 2004-10-28 | Kai-Chi Chen | [chip package structure and process for fabricating the same] |
TWI228806B (en) * | 2003-05-16 | 2005-03-01 | Advanced Semiconductor Eng | Flip chip package |
-
2006
- 2006-06-02 JP JP2006155232A patent/JP4155999B2/ja active Active
-
2007
- 2007-05-22 US US11/751,694 patent/US7679184B2/en active Active
- 2007-05-30 CN CNB2007101081063A patent/CN100517662C/zh active Active
- 2007-06-01 TW TW096119771A patent/TWI346998B/zh not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
CN101083235A (zh) | 2007-12-05 |
TWI346998B (en) | 2011-08-11 |
TW200814255A (en) | 2008-03-16 |
CN100517662C (zh) | 2009-07-22 |
JP2007324484A (ja) | 2007-12-13 |
US7679184B2 (en) | 2010-03-16 |
US20070278667A1 (en) | 2007-12-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4155999B2 (ja) | 半導体装置および半導体装置の製造方法 | |
JP4589269B2 (ja) | 半導体装置およびその製造方法 | |
JP4827851B2 (ja) | 半導体装置および半導体装置の製造方法 | |
US9048168B2 (en) | Semiconductor packages having warpage compensation | |
US9214403B2 (en) | Stacked semiconductor package | |
JP2010103244A (ja) | 半導体装置及びその製造方法 | |
US11101191B2 (en) | Laminated circuitry cooling for inter-chip bridges | |
CN1988149A (zh) | 半导体器件 | |
JP4335263B2 (ja) | 半導体装置および半導体装置の製造方法 | |
JP4963879B2 (ja) | 半導体装置および半導体装置の製造方法 | |
JP2010528472A (ja) | 熱性能の向上のためにフタをはんだ付けされた集積回路パッケージ | |
CN115458489B (zh) | 电子封装件及其制法 | |
TWI841420B (zh) | 電子封裝件及其製法 | |
CN119725244A (zh) | 封装结构、封装方法、散热盖加工方法及计算机设备 | |
CN119725261A (zh) | 电子封装件 | |
CN119694990A (zh) | 封装结构、封装方法、散热结构加工方法及电子设备 | |
CN117672993A (zh) | 芯片组件 | |
CN112185908A (zh) | 半导体封装结构及其制备方法 | |
JP2018110155A (ja) | 電子装置、及び電子装置の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20080423 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20080430 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080606 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20080701 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20080708 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20110718 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 Ref document number: 4155999 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20110718 Year of fee payment: 3 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120718 Year of fee payment: 4 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120718 Year of fee payment: 4 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130718 Year of fee payment: 5 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |