JP4068616B2 - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- JP4068616B2 JP4068616B2 JP2004373097A JP2004373097A JP4068616B2 JP 4068616 B2 JP4068616 B2 JP 4068616B2 JP 2004373097 A JP2004373097 A JP 2004373097A JP 2004373097 A JP2004373097 A JP 2004373097A JP 4068616 B2 JP4068616 B2 JP 4068616B2
- Authority
- JP
- Japan
- Prior art keywords
- electrode
- chip
- signal
- semiconductor device
- power supply
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
Landscapes
- Semiconductor Integrated Circuits (AREA)
Description
E=1.316×10-14×(i・f2・S/r) (1)
で表すことができ、本実施形態例の半導体装置100では、上記のようにループ面積Sを小さくできるため、半導体装置100から発生する電磁ノイズを低減することができる。
101:IFチップ
102:IF内電源配線
103:IF内グランド配線
104:レシーバ
110:半導体チップ
111:チップ内電源配線
112:チップ内グランド配線
113:DRAMセル(内部回路)
114:ドライバ
120:貫通電極
121:電源貫通電極
122:グランド貫通電極
123:信号貫通電極
Claims (5)
- それぞれがチップ外信号線を介してチップ外に信号を出力する、積層された複数の半導体チップと、それぞれが前記チップ外信号線、電源線、及び、グランド線を構成し前記複数の半導体チップを貫通して延びる複数の貫通電極とを備える半導体装置において、
少なくとも1つの前記チップ外信号線を構成する貫通電極が、前記電源線を構成する貫通電極と前記グランド線を構成する貫通電極の双方に隣接して配置され、前記電源線を構成する貫通電極と前記グランド線を構成する貫通電極は電流方向が互いに逆向きであることを特徴とする半導体装置。 - 順次に配列された、電源線を構成する貫通電極、前記チップ外信号線を構成する貫通電極、及び、前記グランド線を構成する貫通電極を含む、請求項1に記載の半導体装置。
- 隣接する2つのチップ外信号線を構成する貫通電極の間に、前記電源線を構成する貫通電極及び前記グランド線を構成する貫通電極の少なくとも一方が配置されている、請求項1又は2に記載の半導体装置。
- 前記少なくとも1つのチップ外信号線を構成する貫通電極が、前記電源線を構成する貫通電極及び前記グランド線を構成する貫通電極の少なくとも一方を含む貫通電極によって囲まれる、請求項3に記載の半導体装置。
- 前記複数の半導体チップがDRAMを含む、請求項1乃至4の何れか一項に記載の半導体装置。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004373097A JP4068616B2 (ja) | 2003-12-26 | 2004-12-24 | 半導体装置 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2003431961 | 2003-12-26 | ||
JP2004373097A JP4068616B2 (ja) | 2003-12-26 | 2004-12-24 | 半導体装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2005210106A JP2005210106A (ja) | 2005-08-04 |
JP4068616B2 true JP4068616B2 (ja) | 2008-03-26 |
Family
ID=34914213
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2004373097A Expired - Fee Related JP4068616B2 (ja) | 2003-12-26 | 2004-12-24 | 半導体装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JP4068616B2 (ja) |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4799157B2 (ja) | 2005-12-06 | 2011-10-26 | エルピーダメモリ株式会社 | 積層型半導体装置 |
JP4753725B2 (ja) * | 2006-01-20 | 2011-08-24 | エルピーダメモリ株式会社 | 積層型半導体装置 |
JP4971074B2 (ja) * | 2006-08-28 | 2012-07-11 | 国立大学法人長岡技術科学大学 | 工業製品の生産支援プログラム |
JP4791924B2 (ja) * | 2006-09-22 | 2011-10-12 | 株式会社東芝 | 半導体記憶装置 |
JP2008124105A (ja) * | 2006-11-09 | 2008-05-29 | Seiko Epson Corp | 多層プリント配線板 |
JP5149554B2 (ja) * | 2007-07-17 | 2013-02-20 | 株式会社日立製作所 | 半導体装置 |
JP5372382B2 (ja) * | 2008-01-09 | 2013-12-18 | ピーエスフォー ルクスコ エスエイアールエル | 半導体装置 |
JP5357510B2 (ja) * | 2008-10-31 | 2013-12-04 | 株式会社日立製作所 | 半導体集積回路装置 |
US7894230B2 (en) | 2009-02-24 | 2011-02-22 | Mosaid Technologies Incorporated | Stacked semiconductor devices including a master device |
US8330489B2 (en) | 2009-04-28 | 2012-12-11 | International Business Machines Corporation | Universal inter-layer interconnect for multi-layer semiconductor stacks |
JP5904259B2 (ja) * | 2010-01-08 | 2016-04-13 | ソニー株式会社 | 半導体装置、固体撮像装置、およびカメラシステム |
JP5685898B2 (ja) | 2010-01-08 | 2015-03-18 | ソニー株式会社 | 半導体装置、固体撮像装置、およびカメラシステム |
KR101751045B1 (ko) | 2010-05-25 | 2017-06-27 | 삼성전자 주식회사 | 3d 반도체 장치 |
KR20130140782A (ko) | 2010-11-23 | 2013-12-24 | 모사이드 테크놀로지스 인코퍼레이티드 | 집적 회로 장치에서 내부 전원을 공유하기 위한 방법 및 장치 |
JP5684590B2 (ja) | 2011-01-28 | 2015-03-11 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | 半導体装置 |
JP2013258271A (ja) | 2012-06-12 | 2013-12-26 | Ps4 Luxco S A R L | 半導体装置 |
-
2004
- 2004-12-24 JP JP2004373097A patent/JP4068616B2/ja not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
JP2005210106A (ja) | 2005-08-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4068616B2 (ja) | 半導体装置 | |
US7576421B2 (en) | Semiconductor device having a multi-layered semiconductor substrate | |
USRE46666E1 (en) | Package board having internal terminal interconnection and semiconductor package employing the same | |
US8878351B2 (en) | Semiconductor device | |
US7663903B2 (en) | Semiconductor memory device having improved voltage transmission path and driving method thereof | |
US20110169171A1 (en) | Dual Interconnection in Stacked Memory and Controller Module | |
US8633596B2 (en) | Semiconductor package with bonding wires of reduced loop inductance | |
JP2014123736A (ja) | 半導体パッケージ | |
JP2005191447A (ja) | 半導体装置およびその製造方法 | |
JP2010010492A (ja) | 半導体装置および半導体集積回路 | |
US20110115100A1 (en) | Semiconductor device | |
US7960823B2 (en) | Semiconductor device with different sized ESD protection elements | |
KR20220006807A (ko) | 적층 반도체 칩을 포함하는 반도체 패키지 | |
JP4707095B2 (ja) | 半導体回路 | |
JP4754201B2 (ja) | 半導体装置 | |
JP5168872B2 (ja) | 半導体集積回路 | |
TW202145495A (zh) | 包括電容器的半導體封裝件 | |
JP4175155B2 (ja) | 半導体装置 | |
US7999370B2 (en) | Semiconductor chip capable of increased number of pads in limited region and semiconductor package using the same | |
JP2009070967A (ja) | 半導体集積回路 | |
JP2005327987A (ja) | 半導体装置 | |
JP2012146979A (ja) | 集積回路内における、インターフェースデバイスの面積効率の良い配列 | |
JP2013105904A (ja) | 半導体装置 | |
JP2008085019A (ja) | マクロセルブロック及び半導体装置 | |
JP2015213136A (ja) | 半導体装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20061121 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20061124 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20070123 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20071115 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20071128 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20071220 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20080110 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20110118 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20110118 Year of fee payment: 3 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120118 Year of fee payment: 4 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120118 Year of fee payment: 4 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130118 Year of fee payment: 5 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130118 Year of fee payment: 5 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140118 Year of fee payment: 6 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313113 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
LAPS | Cancellation because of no payment of annual fees |