[go: up one dir, main page]

US8466710B2 - Circuit for restraining shoot through current - Google Patents

Circuit for restraining shoot through current Download PDF

Info

Publication number
US8466710B2
US8466710B2 US13/225,565 US201113225565A US8466710B2 US 8466710 B2 US8466710 B2 US 8466710B2 US 201113225565 A US201113225565 A US 201113225565A US 8466710 B2 US8466710 B2 US 8466710B2
Authority
US
United States
Prior art keywords
logic
logic element
control signal
signal
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/225,565
Other versions
US20120068731A1 (en
Inventor
Li-Min Lee
Chung-che Yu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Green Solution Technology Co Ltd
Original Assignee
Green Solution Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Green Solution Technology Co Ltd filed Critical Green Solution Technology Co Ltd
Assigned to GREEN SOLUTION TECHNOLOGY CO., LTD. reassignment GREEN SOLUTION TECHNOLOGY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, LI-MIN, YU, CHUNG-CHE
Publication of US20120068731A1 publication Critical patent/US20120068731A1/en
Application granted granted Critical
Publication of US8466710B2 publication Critical patent/US8466710B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/003Modifications for increasing the reliability for protection
    • H03K19/00346Modifications for eliminating interference or parasitic voltages or currents
    • H03K19/00361Modifications for eliminating interference or parasitic voltages or currents in field effect transistor circuits

Definitions

  • the present invention relates to a circuit for restraining a shoot through current, and more particularly a circuit for controlling a driving sequence according to an input signal.
  • the conventional power circuit commonly has two transistor switches connected in series between a power supply and a ground, and the conventional power circuit controls the states of the two transistor switches to adjust the power inputted from the power supply.
  • the one at an upper arm of the two transistor switches (referred as the upper-arm transistor switch hereinafter) is a P-type MOSFET, and the one at a lower arm thereof (referred as the lower-arm transistor switch hereinafter) is an N-type MOSFET.
  • an input signal can be used to simultaneously control the states of two transistor switches to be ON or OFF.
  • the upper-arm transistor switch When the input signal is at a low level, the upper-arm transistor switch is switched on and the lower-arm transistor switch is switched off, such that the power of the power supply is transmitted to a rear stage via the on and off of the upper-arm transistor.
  • the upper-arm transistor switch When the input signal is at a high level, the upper-arm transistor switch is switched off and the lower-arm transistor switch is switched on, thereby stop transmitting the power of the power supply.
  • the transistor switch cannot be promptly switched between the on state and the off state when an actual circuit is in operation, a shoot through current may be caused to flow to ground through the two transistor switches during the two transistor switches being switched between the on state and the off state, thus resulting in switching loss. Especially when the shoot through current is too larger or lasts too long, the transistor switch may be at risk of burnout due to overheat. Therefore, it is a major consideration in designing a control circuit regarding how to switch the two transistor switches in the control circuit for decreasing the power consumption caused by the shoot through current and meanwhile avoiding damaging the transistor switch.
  • An object of the present invention is to provide a circuit for restraining a shoot through current, which controls a switching sequence of two transistor switches connected in series to avoid the power consumption or even the damage of the transistor switches resulted from too large shoot through current or prolonged switching time caused by simultaneously turning on the two transistor switches.
  • an exemplary embodiment of the invention provides a circuit for restraining a shoot through current, the circuit comprising a master selecting unit and a logic unit.
  • the master selecting unit receives an input signal that is at a first logic level or a second logic level, and outputs a first master selecting signal and a second master selecting signal in response to the input signal.
  • the logic unit comprises a first logic element and a second logic element, which respectively generate a first control signal and a second control signal for controlling two transistor switches connected in series. The first logic element and the second logic element changes the logic states of the first control signal and second control signal respectively according to the first master selecting signal and the second master selecting signal.
  • the first logic element acquires a control privilege to change the logic state of the first control signal and trigger the second logic element to change the logic state of the second control signal.
  • the second logic element acquires the control privilege to change the logic state of the second control signal and trigger the first logic element to change the logic state of the first control signal.
  • another exemplary embodiment of the invention provides a circuit for restraining shoot through current, the circuit comprising a logic unit and a priority determining unit.
  • the logic unit comprises a first logic element and a second logic element, which respectively generate a first control signal and a second control signal for controlling two transistor switches connected in series.
  • the priority determining unit receives an input signal that is at a first logic level or a second logic level, and determines one of the first logic level and the second logic level as a priority logic element according to the level of the input signal, and enables the priority logic element to change the logic state of the control signal corresponding thereto for switching off the transistor switch corresponding thereto.
  • Embodiments of the invention have the advantages of avoiding the power consumption or even the damage of the transistor switches resulted from too large shoot through current or prolonged switching time caused by simultaneously turning on the two transistor switches, by controlling a switching sequence of two transistor switches connected in series.
  • FIG. 1 is a schematic diagram of a circuit for restraining a shoot through current according to a first embodiment of the invention
  • FIG. 2 is a schematic diagram of a circuit for restraining a shoot through current according to a second embodiment of the invention.
  • FIG. 3 is a schematic diagram of a circuit for restraining a shoot through current according to a third embodiment of the invention.
  • FIG. 1 is a schematic diagram of a circuit for restraining a shoot through current according to a first embodiment of the invention.
  • a circuit for restraining shoot through current comprises a master selecting unit Ck 1 and a logic unit Ck 2 , and is adapted to control two transistor switches M 1 and M 2 connected in series according to an input signal Sin.
  • the master selecting unit Ck 1 receives the input signal Sin, and generates a first master selecting signal S 1 and a second master selecting signal S 2 according to the input signal Sin.
  • the logic unit Ck 2 is coupled with the master selecting unit Ck 1 and the transistor switches M 1 and M 2 .
  • the logic unit Ck 2 generates a first control signal S 5 and a second control signal S 6 according to the first master selecting signal S 1 and the second master selecting signal S 2 for switching the transistor switches M 1 and M 2 between an ON state and an OFF state.
  • both of the transistor switches M 1 and M 2 are the N-type MOSFETs.
  • the master selecting unit Ck 1 comprises an inverter 11 which inverts the input signal Sin to the first master selecting signal S 1 .
  • the master selecting unit Ck 1 directly uses the input signal Sin as the output of the second master selecting signal S 2 .
  • the logic unit Ck 2 comprises a first logic element 15 and a second logic element 16 .
  • both of the first logic element 15 and the second logic element 16 are NOR gates, wherein the first logic element 15 receives the first master selecting signal S 1 and a first trigger signal S 3 and accordingly outputs the first control signal S 5 ; and the second logic element 16 receives the second master selecting signal S 2 and a second trigger signal S 4 and accordingly outputs the second control signal S 6 .
  • the first control signal S 5 is used as the second trigger signal S 4
  • the second control signal S 6 is used as the first trigger signal S 3 .
  • the output end of the first logic element 15 is coupled with the input end of the second logic element 16
  • the output end of the second logic element 16 is coupled with the input end of the first logic element 15 .
  • the input signal Sin has a first logic level and a second logic level.
  • the first logic level is considered as a high level and the second logic level is considered as a low level as an example for explanation.
  • the second master selecting signal S 2 is also at the high level, and the first master selecting signal S 1 at the low level is outputted after the input signal Sin is inverted by the inverter 11 .
  • the characteristic of the NOR gate is that the output signal is at the low level if one of the input signals is at the high level.
  • the first master selecting signal S 1 is at the low level and thus the logic level of the first control signal S 5 outputted by the first logic element 15 is determined by the logic level of the first trigger signal S 3 , i.e., the second control signal S 6 .
  • the second logic element 16 h the second logic element 16 acquires a control privilege, i.e., the second logic element 16 determines the logic state of the first control signal S 5 outputted by the first logic element 15 .
  • the second master selecting signal S 2 is at the high level, and thus the second logic element 16 outputs the second control signal S 6 with the low level to switch the transistor switch M 2 off.
  • the first logic element 15 receives the first trigger signal S 3 with the low level and the first master selecting signal S 1 with the low level, and accordingly outputs the first control signal S 5 with the high level to turn the transistor switch M 1 on.
  • the first master selecting signal S 1 is at the high level
  • the second master selecting signal S 2 is at the low level.
  • the logic level of the second control signal S 6 outputted by the second logic element 16 is determined by the logic level of the second trigger signal S 4 , i.e., the first control signal S 5 , and thus the first logic element 15 has the control privilege.
  • the first logic element 15 changes the logic state of the first control signal S 5 outputted by the first logic element 15 to the low level, thereby switching the transistor switch M 1 off and then triggering the second logic element 16 to change the logic state of the second control signal S 6 to the high level to turn the transistor switch M 2 on.
  • the transistor switch M 2 is first switched off and then the transistor switch M 1 is turned on.
  • the second logic element 16 has the control privilege.
  • the first logic element 15 has the control privilege.
  • the logic element in the logic unit Ck 2 having the control privilege is determined in response to the logic level of the input signal Sin, so as to switch off one of the transistor switches M 1 and M 2 which is originally turned on, and then to turn on the other one of the transistor switches M 1 and M 2 which is originally turned off.
  • FIG. 2 is a schematic diagram of a circuit for restraining a shoot through current according to a second embodiment of the invention.
  • the circuit for restraining shoot through current comprises a master selecting unit Ck 1 , a logic unit Ck 2 and a driving unit Ck 3 , and is adapted to control two transistor switches connected in series according to an input signal Sin.
  • the master selecting unit Ck 1 receives the input signal Sin and generates a first master selecting signal S 1 and a second master selecting signal S 2 according to the input signal Sin.
  • the logic unit Ck 2 is coupled with the master selecting unit Ck 1 , and is coupled with the transistor switches M 1 and M 2 through the driving unit Ck 3 .
  • the logic unit Ck 2 generates the first control signal S 5 and the second control signal S 6 according to the first master selecting signal S 1 and the second master selecting signal S 2 to switch the states of the transistor switches M 1 and M 2 between ON and OFF.
  • the driving unit Ck 3 is coupled between the logic unit Ck 2 and the transistor switches M 1 , M 2 , and is used to respectively adjust the states of the first control signal S 5 and the second control signal S 6 by corresponding to the types of the two transistor switches M 1 and M 2 .
  • the transistor switch M 1 is the P-type MOSFET and the transistor switch M 2 is the N-type MOSFET.
  • the master selecting unit Ck 1 comprises an inverter 22 , and directly uses the input signal Sin as the output of the first master selecting signal S 1 , and inverts the input signal Sin to the second master selecting signal S 2 by using the inverter 22 .
  • the logic unit Ck 2 comprises a first logic element 25 and a second logic element 26 .
  • both of the first logic element 25 and the second logic element 26 are NAND gates, wherein the first logic element 25 receives the first master selecting signal S 1 and the first trigger signal S 3 , and accordingly outputs the first control signal S 5 .
  • the second logic element 26 receives the second master selecting signal S 2 and the second trigger signal S 4 and accordingly outputs the second control signal S 6 .
  • the first control signal S 1 is used as the second trigger signal S 4 and the second control signal S 6 is used as the first trigger signal S 3 .
  • an output end of the first logic element 25 is coupled with an input end of the second logic element 26
  • an output end of the second logic element 26 is coupled with an input end of the first logic element 25 .
  • the driving unit Ck 3 comprises an inverter 28 which is coupled with the second logic element 26 to invert the second control signal S 6 .
  • the first master selecting signal S 1 When the input signal Sin is at the high level, the first master selecting signal S 1 is also at the high level, and the second master selecting signal S 2 at the low level is outputted after the input signal Sin is inverted by the inverter 22 .
  • the characteristic of the NAND gate is that the output signal is at the high level if one of the input signals is at the low level. Therefore, when the input signal Sin is at the high level, the first master selecting signal S 1 is at the high level and thus the logic level of the first control signal S 5 outputted by the first logic element 25 is determined by the logic level of the first trigger signal S 3 , i.e., the second control signal S 6 . At the moment, the second logic element 26 has the control privilege.
  • the second logic element 26 outputs the second control signal S 6 with the high level, and the second control signal S 6 is inverted by the inverter 28 of the driving unit Ck 3 to switch the transistor switch M 2 off. Then, the second control signal S 6 is used as the first trigger signal S 3 and is inputted to the first logic element 25 . Therefore, the first logic element 25 receives the input signal Sin with the high level and the first trigger signal S 3 with the high level, and thus outputs the first control signal with the low level to turn the transistor switch M 1 on.
  • the second master selecting signal at the high level is outputted after the input signal Sin is inverted by the inverter 22 , and thus the logic level of the second control signal S 6 outputted by the second logic element 26 is determined by the logic level of the second trigger signal S 4 , i.e., the first control signal S 5 .
  • the first logic element 25 has the control privilege. Therefore, the first logic unit 25 outputs the first control signal S 5 with the high level to switch the transistor switch M 1 off. Then, the second logic element 26 receives the second trigger signal S 4 with the high level and the second master selecting signal S 2 with the high level, and thus outputs the second control signal S 6 with the low level.
  • the inverter 28 inverts the second control signal S 6 to the high level to turn the transistor switch M 2 on. Similarly, while the input signal Sin is changed from the low level to the high level, the transistor switch M 2 —is turned off first and then the transistor switch M 1 is turned on.
  • the logic element in the logic unit Ck 2 having the control privilege is determined in response to the logic level of the input signal Sin, so as to make one of the transistor switches M 1 and M 2 is turned off and then the other one thereof is turned on.
  • the circuit for restraining shoot through current shown in FIG. 1 can be added with a driving unit, similar to the circuit shown in FIG. 2 , thereby driving different types of transistor switches.
  • a driving unit similar to the circuit shown in FIG. 2 , thereby driving different types of transistor switches.
  • an inverter can be added between the first logic element 15 and the transistor switch M 1 , thereby driving the switching of the transistor switches M 1 and M 2 accurately to prevent a shoot through current.
  • the first master selecting signal S 1 and the second master selecting signal S 2 outputted by the master selecting unit Ck 1 can also be regarded as priority determining signals for determining which of the first logic element and the second logic level is a priority logic element according to the logic level of the input signal, wherein the priority logic element changes the logic level of output signal first, and then, the other logic element can be triggered by the priority logic element directly or through another scheme to change the logic state of the output signal.
  • a circuit shown in FIG. 3 is used as an example for explanation.
  • FIG. 3 is a schematic diagram of a circuit for restraining a shoot through current according to a third embodiment of the invention.
  • the circuit for restraining shoot through current comprises a priority determining unit Ck 1 ′ and the logic unit Ck 2 , and is adapted to control two transistor switches M 1 , M 2 connected in series in response to an input signal Sin.
  • the priority determining unit Ck 1 ′ receives the input signal Sin and generates the first master selecting signal S 1 and the second master selecting signal S 2 according to the input signal Sin.
  • the logic unit Ck 2 is coupled between the priority determining unit Ck 1 ′ and the transistor switches M 1 , M 2 , and generates the first control signal S 5 and the second control signal S 6 according to the first master selecting signal S 1 and the second master selecting signal S 2 to control the transistor switches M 1 and M 2 to be ON or OFF.
  • both of the transistor switches M 1 and M 2 are N-type MOSFETs.
  • the priority determining unit Ck 1 ′ comprises a delay circuit 33 , and outputs the first master selecting signal S 1 and the second master selecting signal S 2 accordingly the input signal Sin.
  • the delay circuit 33 receives the input signal Sin, and outputs it after a predetermined delay period.
  • the delay circuit 33 outputs the first trigger signal S 3 and the second trigger signal S 4 to the logic unit Ck 2 .
  • the logic unit Ck 2 comprises a first logic element 35 and a second logic element 36 .
  • the first logic element 35 is an AND gate and the second logic element is a NOR gate.
  • the first logic element 35 receives the first master selecting signal S 1 and the first trigger signal S 3 , and outputs the first control signal S 5 .
  • the second logic element 36 receives the second master selecting signal S 2 and the second trigger signal S 4 , and outputs the second control signal S 6 .
  • the transistor switches M 1 , M 2 are a P-type MOSFET and a N-type MOSFET respectively
  • the first logic element 35 has to be a NAND gate and the second logic element 36 has to be a NOR gate for correctly switching the transistor switch M 1 , M 2 to prevent a shoot through current.
  • the characteristic of the NOR gate is that the output signal is at the low level if one of the input signals is at the high level. Therefore, when the second master selecting signal S 2 is at the high level, the second logic element 36 has the control privilege, i.e., the second logic element 36 can have the priority to change the logic state of the second control signal S 6 . Therefore, the second logic element 36 outputs the second control signal S 6 with the low level to switch off the transistor switch M 2 .
  • the first trigger signal S 3 and the second trigger signal S 4 which are delayed with a predetermined delay period after the input signal Sin is received by the delay circuit 33 , are inputted to the first logic element 35 and the second logic element 36 respectively.
  • the first logic element 35 is triggered by the first trigger signal S 3 to output the first control signal S 5 with the high level, thereby turning on the transistor switch M 1 .
  • the input signal Sin is changed to the low level, both of the first master selecting signal and the second master selecting signal S 2 are at the low level, too.
  • the characteristic of the NAND gate is that the output signal is at low level if one of the input signals is at low level.
  • the first logic element 35 has the control privilege at this time.
  • the first logic element 35 first changes the logic state of the first control signal S 5 to the low level to switch off the transistor switch M 1 . Then, the first trigger signal S 3 and the second trigger signal, which are delayed with a predetermined delay period after that the input signal Sin is received by the delay circuit 33 , are inputted to the first logic element 35 and the second logic element 36 respectively. At this time, the second logic element 36 is triggered by the second trigger signal S 4 with the low level to output the second control signal S 6 with the high level, thereby turning on the transistor switch M 2 . Similarly, while the input signal Sin is changed from the low level to the high level, the transistor switch M 2 can be switched off first and then the transistor switch M 1 is turned on.
  • the invention controls the switching sequence of the two transistor switches connected in series to avoid the two transistor switches simultaneously being turned on, so as to protect the two transistor switches from being damaged due to too large shoot through current or prolonged switching time.

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Electronic Switches (AREA)

Abstract

A circuit for restraining a shoot through current comprises a master selecting unit and a logic unit. The master selecting unit receives an input signal, and outputs first and second master selecting signals. The logic unit comprises first and second logic elements which generate first and second control signals for controlling two transistor switches connected in series. The first and second logic elements change the logic states of the first and second control signals according to the first and second master selecting signals. When the input signal is at a first logic level, the first logic element acquires a control privilege to change the logic state of the first control signal and trigger the second logic element to change the logic state of the second control signal. When the input signal is at a second logic, the second logic element acquires the control privilege.

Description

RELATED APPLICATIONS
This application claims priority to Taiwan Application Serial Number 099131914, filed Sep. 21, 2010, which is herein incorporated by reference.
BACKGROUND
1. Technical Field
The present invention relates to a circuit for restraining a shoot through current, and more particularly a circuit for controlling a driving sequence according to an input signal.
2. Description of Related Art
The conventional power circuit commonly has two transistor switches connected in series between a power supply and a ground, and the conventional power circuit controls the states of the two transistor switches to adjust the power inputted from the power supply. In general, the one at an upper arm of the two transistor switches (referred as the upper-arm transistor switch hereinafter) is a P-type MOSFET, and the one at a lower arm thereof (referred as the lower-arm transistor switch hereinafter) is an N-type MOSFET. Ideally, an input signal can be used to simultaneously control the states of two transistor switches to be ON or OFF. When the input signal is at a low level, the upper-arm transistor switch is switched on and the lower-arm transistor switch is switched off, such that the power of the power supply is transmitted to a rear stage via the on and off of the upper-arm transistor. When the input signal is at a high level, the upper-arm transistor switch is switched off and the lower-arm transistor switch is switched on, thereby stop transmitting the power of the power supply.
However, since the transistor switch cannot be promptly switched between the on state and the off state when an actual circuit is in operation, a shoot through current may be caused to flow to ground through the two transistor switches during the two transistor switches being switched between the on state and the off state, thus resulting in switching loss. Especially when the shoot through current is too larger or lasts too long, the transistor switch may be at risk of burnout due to overheat. Therefore, it is a major consideration in designing a control circuit regarding how to switch the two transistor switches in the control circuit for decreasing the power consumption caused by the shoot through current and meanwhile avoiding damaging the transistor switch.
SUMMARY
An object of the present invention is to provide a circuit for restraining a shoot through current, which controls a switching sequence of two transistor switches connected in series to avoid the power consumption or even the damage of the transistor switches resulted from too large shoot through current or prolonged switching time caused by simultaneously turning on the two transistor switches.
To accomplish the aforementioned object, an exemplary embodiment of the invention provides a circuit for restraining a shoot through current, the circuit comprising a master selecting unit and a logic unit. The master selecting unit receives an input signal that is at a first logic level or a second logic level, and outputs a first master selecting signal and a second master selecting signal in response to the input signal. The logic unit comprises a first logic element and a second logic element, which respectively generate a first control signal and a second control signal for controlling two transistor switches connected in series. The first logic element and the second logic element changes the logic states of the first control signal and second control signal respectively according to the first master selecting signal and the second master selecting signal. When the input signal is at the first logic, the first logic element acquires a control privilege to change the logic state of the first control signal and trigger the second logic element to change the logic state of the second control signal. When the input signal is at the second logic, the second logic element acquires the control privilege to change the logic state of the second control signal and trigger the first logic element to change the logic state of the first control signal.
Furthermore, another exemplary embodiment of the invention provides a circuit for restraining shoot through current, the circuit comprising a logic unit and a priority determining unit. The logic unit comprises a first logic element and a second logic element, which respectively generate a first control signal and a second control signal for controlling two transistor switches connected in series. The priority determining unit receives an input signal that is at a first logic level or a second logic level, and determines one of the first logic level and the second logic level as a priority logic element according to the level of the input signal, and enables the priority logic element to change the logic state of the control signal corresponding thereto for switching off the transistor switch corresponding thereto.
Embodiments of the invention have the advantages of avoiding the power consumption or even the damage of the transistor switches resulted from too large shoot through current or prolonged switching time caused by simultaneously turning on the two transistor switches, by controlling a switching sequence of two transistor switches connected in series.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed. In order to make the features and the advantages of the invention comprehensible, exemplary embodiments accompanied with figures are described in detail below.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention will now be specified with reference to its preferred embodiment illustrated in the drawings, in which:
FIG. 1 is a schematic diagram of a circuit for restraining a shoot through current according to a first embodiment of the invention;
FIG. 2 is a schematic diagram of a circuit for restraining a shoot through current according to a second embodiment of the invention; and
FIG. 3 is a schematic diagram of a circuit for restraining a shoot through current according to a third embodiment of the invention.
DETAILED DESCRIPTION
In the following detailed description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the disclosed embodiments. It will be apparent, however, that one or more embodiments may be practiced without these specific details. In other instances, well-known structures and devices are schematically shown in order to simplify the drawings.
FIG. 1 is a schematic diagram of a circuit for restraining a shoot through current according to a first embodiment of the invention. A circuit for restraining shoot through current comprises a master selecting unit Ck1 and a logic unit Ck2, and is adapted to control two transistor switches M1 and M2 connected in series according to an input signal Sin. The master selecting unit Ck1 receives the input signal Sin, and generates a first master selecting signal S1 and a second master selecting signal S2 according to the input signal Sin. The logic unit Ck2 is coupled with the master selecting unit Ck1 and the transistor switches M1 and M2. The logic unit Ck2 generates a first control signal S5 and a second control signal S6 according to the first master selecting signal S1 and the second master selecting signal S2 for switching the transistor switches M1 and M2 between an ON state and an OFF state. In the present embodiment, both of the transistor switches M1 and M2 are the N-type MOSFETs.
The master selecting unit Ck1 comprises an inverter 11 which inverts the input signal Sin to the first master selecting signal S1. In the present embodiment, the master selecting unit Ck1 directly uses the input signal Sin as the output of the second master selecting signal S2. The logic unit Ck2 comprises a first logic element 15 and a second logic element 16. In the present embodiment, both of the first logic element 15 and the second logic element 16 are NOR gates, wherein the first logic element 15 receives the first master selecting signal S1 and a first trigger signal S3 and accordingly outputs the first control signal S5; and the second logic element 16 receives the second master selecting signal S2 and a second trigger signal S4 and accordingly outputs the second control signal S6. In the present embodiment, the first control signal S5 is used as the second trigger signal S4, and the second control signal S6 is used as the first trigger signal S3. In other words, the output end of the first logic element 15 is coupled with the input end of the second logic element 16, and the output end of the second logic element 16 is coupled with the input end of the first logic element 15.
The input signal Sin has a first logic level and a second logic level. In the below, the first logic level is considered as a high level and the second logic level is considered as a low level as an example for explanation. When the input signal Sin is at the high level, the second master selecting signal S2 is also at the high level, and the first master selecting signal S1 at the low level is outputted after the input signal Sin is inverted by the inverter 11. The characteristic of the NOR gate is that the output signal is at the low level if one of the input signals is at the high level. Therefore, when the second master selecting signal S2 is at the high level (meanwhile the input signal Sin is at the high level), the first master selecting signal S1 is at the low level and thus the logic level of the first control signal S5 outputted by the first logic element 15 is determined by the logic level of the first trigger signal S3, i.e., the second control signal S6. At the moment, the second logic element 16 h the second logic element 16 acquires a control privilege, i.e., the second logic element 16 determines the logic state of the first control signal S5 outputted by the first logic element 15. At this time, the second master selecting signal S2 is at the high level, and thus the second logic element 16 outputs the second control signal S6 with the low level to switch the transistor switch M2 off. Then, the first logic element 15 receives the first trigger signal S3 with the low level and the first master selecting signal S1 with the low level, and accordingly outputs the first control signal S5 with the high level to turn the transistor switch M1 on. When the input signal Sin is at the low level, the first master selecting signal S1 is at the high level and the second master selecting signal S2 is at the low level. At this time, the logic level of the second control signal S6 outputted by the second logic element 16 is determined by the logic level of the second trigger signal S4, i.e., the first control signal S5, and thus the first logic element 15 has the control privilege. Therefore, the first logic element 15 changes the logic state of the first control signal S5 outputted by the first logic element 15 to the low level, thereby switching the transistor switch M1 off and then triggering the second logic element 16 to change the logic state of the second control signal S6 to the high level to turn the transistor switch M2 on. Similarly, while the input signal Sin is changed from the low level into the high level, the transistor switch M2 is first switched off and then the transistor switch M1 is turned on.
As described above, when the input signal Sin is at the first logic level of high level, the second logic element 16 has the control privilege. When the input signal Sin is at the second logic level of low level, the first logic element 15 has the control privilege. The logic element in the logic unit Ck2 having the control privilege is determined in response to the logic level of the input signal Sin, so as to switch off one of the transistor switches M1 and M2 which is originally turned on, and then to turn on the other one of the transistor switches M1 and M2 which is originally turned off. Through the switching sequence described above, the probability for the transistor switches M1 and M2 to be turned on at the same time can be lowered, thus further preventing the shoot through current from occurring.
FIG. 2 is a schematic diagram of a circuit for restraining a shoot through current according to a second embodiment of the invention. The circuit for restraining shoot through current comprises a master selecting unit Ck1, a logic unit Ck2 and a driving unit Ck3, and is adapted to control two transistor switches connected in series according to an input signal Sin. The master selecting unit Ck1 receives the input signal Sin and generates a first master selecting signal S1 and a second master selecting signal S2 according to the input signal Sin. The logic unit Ck2 is coupled with the master selecting unit Ck1, and is coupled with the transistor switches M1 and M2 through the driving unit Ck3. The logic unit Ck2 generates the first control signal S5 and the second control signal S6 according to the first master selecting signal S1 and the second master selecting signal S2 to switch the states of the transistor switches M1 and M2 between ON and OFF. The driving unit Ck3 is coupled between the logic unit Ck2 and the transistor switches M1, M2, and is used to respectively adjust the states of the first control signal S5 and the second control signal S6 by corresponding to the types of the two transistor switches M1 and M2. In the present embodiment, the transistor switch M1 is the P-type MOSFET and the transistor switch M2 is the N-type MOSFET.
The master selecting unit Ck1 comprises an inverter 22, and directly uses the input signal Sin as the output of the first master selecting signal S1, and inverts the input signal Sin to the second master selecting signal S2 by using the inverter 22. The logic unit Ck2 comprises a first logic element 25 and a second logic element 26. In the present embodiment, both of the first logic element 25 and the second logic element 26 are NAND gates, wherein the first logic element 25 receives the first master selecting signal S1 and the first trigger signal S3, and accordingly outputs the first control signal S5. The second logic element 26 receives the second master selecting signal S2 and the second trigger signal S4 and accordingly outputs the second control signal S6. In the present embodiment, the first control signal S1 is used as the second trigger signal S4 and the second control signal S6 is used as the first trigger signal S3. In other words, an output end of the first logic element 25 is coupled with an input end of the second logic element 26, and an output end of the second logic element 26 is coupled with an input end of the first logic element 25. The driving unit Ck3 comprises an inverter 28 which is coupled with the second logic element 26 to invert the second control signal S6.
When the input signal Sin is at the high level, the first master selecting signal S1 is also at the high level, and the second master selecting signal S2 at the low level is outputted after the input signal Sin is inverted by the inverter 22. The characteristic of the NAND gate is that the output signal is at the high level if one of the input signals is at the low level. Therefore, when the input signal Sin is at the high level, the first master selecting signal S1 is at the high level and thus the logic level of the first control signal S5 outputted by the first logic element 25 is determined by the logic level of the first trigger signal S3, i.e., the second control signal S6. At the moment, the second logic element 26 has the control privilege. At this time, the second logic element 26 outputs the second control signal S6 with the high level, and the second control signal S6 is inverted by the inverter 28 of the driving unit Ck3 to switch the transistor switch M2 off. Then, the second control signal S6 is used as the first trigger signal S3 and is inputted to the first logic element 25. Therefore, the first logic element 25 receives the input signal Sin with the high level and the first trigger signal S3 with the high level, and thus outputs the first control signal with the low level to turn the transistor switch M1 on. When the input signal is changed from the high level to the low level, the second master selecting signal at the high level is outputted after the input signal Sin is inverted by the inverter 22, and thus the logic level of the second control signal S6 outputted by the second logic element 26 is determined by the logic level of the second trigger signal S4, i.e., the first control signal S5. At the moment, the first logic element 25 has the control privilege. Therefore, the first logic unit 25 outputs the first control signal S5 with the high level to switch the transistor switch M1 off. Then, the second logic element 26 receives the second trigger signal S4 with the high level and the second master selecting signal S2 with the high level, and thus outputs the second control signal S6 with the low level. The inverter 28 inverts the second control signal S6 to the high level to turn the transistor switch M2 on. Similarly, while the input signal Sin is changed from the low level to the high level, the transistor switch M2—is turned off first and then the transistor switch M1 is turned on.
As described above, the logic element in the logic unit Ck2 having the control privilege is determined in response to the logic level of the input signal Sin, so as to make one of the transistor switches M1 and M2 is turned off and then the other one thereof is turned on.
The circuit for restraining shoot through current shown in FIG. 1 can be added with a driving unit, similar to the circuit shown in FIG. 2, thereby driving different types of transistor switches. For example, in the first embodiment shown in FIG. 1, when the transistor switches M1 and M2 are changed to a P-type MOSFET and a N-type MOSFET respectively, an inverter can be added between the first logic element 15 and the transistor switch M1, thereby driving the switching of the transistor switches M1 and M2 accurately to prevent a shoot through current.
In the aforementioned circuits shown in FIG. 1 and FIG. 2, the first master selecting signal S1 and the second master selecting signal S2 outputted by the master selecting unit Ck1 can also be regarded as priority determining signals for determining which of the first logic element and the second logic level is a priority logic element according to the logic level of the input signal, wherein the priority logic element changes the logic level of output signal first, and then, the other logic element can be triggered by the priority logic element directly or through another scheme to change the logic state of the output signal. Herein, a circuit shown in FIG. 3 is used as an example for explanation.
FIG. 3 is a schematic diagram of a circuit for restraining a shoot through current according to a third embodiment of the invention. The circuit for restraining shoot through current comprises a priority determining unit Ck1′ and the logic unit Ck2, and is adapted to control two transistor switches M1, M2 connected in series in response to an input signal Sin. The priority determining unit Ck1′ receives the input signal Sin and generates the first master selecting signal S1 and the second master selecting signal S2 according to the input signal Sin. The logic unit Ck2 is coupled between the priority determining unit Ck1′ and the transistor switches M1, M2, and generates the first control signal S5 and the second control signal S6 according to the first master selecting signal S1 and the second master selecting signal S2 to control the transistor switches M1 and M2 to be ON or OFF. In the present embodiment, both of the transistor switches M1 and M2 are N-type MOSFETs.
The priority determining unit Ck1′ comprises a delay circuit 33, and outputs the first master selecting signal S1 and the second master selecting signal S2 accordingly the input signal Sin. The delay circuit 33 receives the input signal Sin, and outputs it after a predetermined delay period. The delay circuit 33 outputs the first trigger signal S3 and the second trigger signal S4 to the logic unit Ck2. The logic unit Ck2 comprises a first logic element 35 and a second logic element 36. In the present embodiment, the first logic element 35 is an AND gate and the second logic element is a NOR gate. The first logic element 35 receives the first master selecting signal S1 and the first trigger signal S3, and outputs the first control signal S5. The second logic element 36 receives the second master selecting signal S2 and the second trigger signal S4, and outputs the second control signal S6. In addition, when the transistor switches M1, M2 are a P-type MOSFET and a N-type MOSFET respectively, the first logic element 35 has to be a NAND gate and the second logic element 36 has to be a NOR gate for correctly switching the transistor switch M1, M2 to prevent a shoot through current.
When the input signal Sin is at the high level, the first master selecting signal S1 and the second master selecting signal S2 are at the high level, too. As described above, the characteristic of the NOR gate is that the output signal is at the low level if one of the input signals is at the high level. Therefore, when the second master selecting signal S2 is at the high level, the second logic element 36 has the control privilege, i.e., the second logic element 36 can have the priority to change the logic state of the second control signal S6. Therefore, the second logic element 36 outputs the second control signal S6 with the low level to switch off the transistor switch M2. Then, the first trigger signal S3 and the second trigger signal S4, which are delayed with a predetermined delay period after the input signal Sin is received by the delay circuit 33, are inputted to the first logic element 35 and the second logic element 36 respectively. At this time, the first logic element 35 is triggered by the first trigger signal S3 to output the first control signal S5 with the high level, thereby turning on the transistor switch M1. When the input signal Sin is changed to the low level, both of the first master selecting signal and the second master selecting signal S2 are at the low level, too. The characteristic of the NAND gate is that the output signal is at low level if one of the input signals is at low level. The first logic element 35 has the control privilege at this time. Therefore, the first logic element 35 first changes the logic state of the first control signal S5 to the low level to switch off the transistor switch M1. Then, the first trigger signal S3 and the second trigger signal, which are delayed with a predetermined delay period after that the input signal Sin is received by the delay circuit 33, are inputted to the first logic element 35 and the second logic element 36 respectively. At this time, the second logic element 36 is triggered by the second trigger signal S4 with the low level to output the second control signal S6 with the high level, thereby turning on the transistor switch M2. Similarly, while the input signal Sin is changed from the low level to the high level, the transistor switch M2 can be switched off first and then the transistor switch M1 is turned on.
Therefore, the invention controls the switching sequence of the two transistor switches connected in series to avoid the two transistor switches simultaneously being turned on, so as to protect the two transistor switches from being damaged due to too large shoot through current or prolonged switching time.
All the features disclosed in this specification (including any accompanying claims, abstract, and drawings) may be replaced by alternative features serving the same, equivalent or similar purpose, unless expressly stated otherwise. Thus, unless expressly stated otherwise, each feature disclosed is one example only of a generic series of equivalent or similar features.

Claims (13)

What is claimed is:
1. A circuit for restraining a shoot through current, the circuit comprising:
a master selecting unit used for receiving an input signal that is at a first logic level or a second logic level and outputting a first master selecting signal and second master selecting signal in response to the input signal; and
a logic unit, comprising a first logic element and a second logic element, wherein the first logic element and the second logic element respectively generate a first control signal and a second control signal for controlling two transistor switches connected in series, and change logic states of the first control signal and second control signal respectively according to the first master selecting signal and the second master selecting signal; and the first logic element and the second logic element are NOR gates or the first logic element and the second logic element are NAND gates;
wherein when the input signal is at the first logic level, the first logic element changes the logic state of the first control signal to trigger the second logic element to change the logic state of the second control signal; and when the input signal is at the second logic level, the second logic element changes the logic state of the second control signal to trigger the first logic element to change the logic state of the first control signal.
2. The circuit for restraining the shoot through current according to claim 1, wherein the transistor switch corresponding to the first logic element is turned off when the input signal is at the first logic level, and the transistor switch corresponding to the second logic element is turned off when the input signal is at the second logic level.
3. The circuit for restraining the shoot through current according to claim 2, wherein the master selecting unit comprises an inverter which is used to invert an input signal to one of the first master selecting signal and the second master selecting signal.
4. The circuit for restraining the shoot through current according to claim 3, further comprising a driving unit, wherein the driving circuit is coupled between the logic unit and the two transistor switches, and is adapted to adjust the logic states of the first control signal and the second control signal in response to types of the two transistor switches.
5. The circuit for restraining the shoot through current according to claim 3, wherein output ends of the first logic element and the second logic element are coupled with input ends of the first logic element and the second logic element respectively, such that one of the first logic element and the second logic element first changes the logic state of the corresponding control signal, and then triggers the other one of the first logic element and the second logic element to change the logic state of the corresponding control signal.
6. The circuit for restraining the shoot through current according to claim 2, further comprising a driving unit, wherein the driving unit is coupled between the logic unit and the two transistor switches, and is adapted to adjust the logic states of the first control signal and the second control signal in response to types of the two transistor switches.
7. The circuit for restraining the shoot through current according to claim 2, wherein output ends of the first logic element and the second logic element are coupled with input ends of the first logic element and the second logic element respectively, such that one of the first logic element and the second logic element first changes the logic state of the corresponding control signal, and then triggers the other one of the first logic element and the second logic element to change the logic state of the corresponding control signal.
8. A circuit for restraining a shoot through current, comprising:
a logic unit, comprising a first logic element and a second logic element, wherein the first logic element and the second logic element respectively generate a first control signal and a second control signal for controlling two transistor switches connected in series; and
a priority determining unit used for receiving an input signal that is at a first logic level or a second logic level and determining that one of the first logic element and the second logic element is a priority logic element according to the logic level of the input signal so as to make the priority logic element change the logic state of the corresponding control signal to switch the corresponding transistor switch off, the priority determining unit comprising a delay circuit which delays the input signal for a predetermined time period to trigger the other logic element to change the logic state of the corresponding control signal to turn the corresponding transistor on.
9. The circuit for restraining the shoot through current according to claim 8, wherein the first logic element and the second logic element are AND gates and NOR gates, respectively.
10. The circuit for restraining the shoot through current according to claim 8, further comprising a driving unit, wherein the driving unit is coupled between the logic unit and the two transistor switches, and are adapted to adjust the logic states of the first control signal and the second control signal in response to types of the two transistor switches.
11. The circuit for restraining the shoot through current according to claim 8, wherein output ends of the first logic element and the second logic element are coupled with input ends of the first logic element and the second logic element to first make the priority logic element change the logic state of the corresponding control signal and then trigger the other logic element to change the logic state of the corresponding control signal.
12. The circuit for restraining the shoot through current according to claim 11, further comprising a driving unit, wherein the driving unit is coupled between the logic unit and the two transistor switches, and is adapted to adjust the logic states of the first control signal and the second control signal in response to types of the two transistor switches.
13. The circuit for restraining the shoot through current according to claim 8, wherein the first logic element and the second element are NOR gates or NAND gates.
US13/225,565 2010-09-21 2011-09-06 Circuit for restraining shoot through current Active 2031-11-07 US8466710B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
TW099131914 2010-09-21
TW099131914A TW201214966A (en) 2010-09-21 2010-09-21 Circuit for restraining shoot through current
TW99131914A 2010-09-21

Publications (2)

Publication Number Publication Date
US20120068731A1 US20120068731A1 (en) 2012-03-22
US8466710B2 true US8466710B2 (en) 2013-06-18

Family

ID=45817183

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/225,565 Active 2031-11-07 US8466710B2 (en) 2010-09-21 2011-09-06 Circuit for restraining shoot through current

Country Status (2)

Country Link
US (1) US8466710B2 (en)
TW (1) TW201214966A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108540117A (en) * 2018-03-14 2018-09-14 湖北楚航电子科技有限公司 A kind of high power PIN RF switch driving circuits

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102769458B (en) * 2012-07-25 2015-04-15 苏州亮智科技有限公司 Low-power-consumption drive circuit
US10389343B2 (en) * 2013-09-30 2019-08-20 Integrated Device Technology, Inc. High speed, low power, isolated buffer
US10135240B2 (en) 2016-06-27 2018-11-20 Intel IP Corporation Stacked switch circuit having shoot through current protection

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5541541A (en) * 1994-11-23 1996-07-30 Texas Instruments Incorporated Comparator circuit for decreasing shoot-through current on power switches
US7265591B1 (en) * 2004-07-15 2007-09-04 Linear Technology Corporation CMOS driver with minimum shoot-through current

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5541541A (en) * 1994-11-23 1996-07-30 Texas Instruments Incorporated Comparator circuit for decreasing shoot-through current on power switches
US7265591B1 (en) * 2004-07-15 2007-09-04 Linear Technology Corporation CMOS driver with minimum shoot-through current

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108540117A (en) * 2018-03-14 2018-09-14 湖北楚航电子科技有限公司 A kind of high power PIN RF switch driving circuits

Also Published As

Publication number Publication date
US20120068731A1 (en) 2012-03-22
TW201214966A (en) 2012-04-01

Similar Documents

Publication Publication Date Title
US9300285B2 (en) Gate driver circuit
US9231573B2 (en) Delay controlling circuit for driving circuit, driving circuit having delay controlling circuit, and method of operating driving circuit
JP6468150B2 (en) Load drive device
US9806716B2 (en) Output signal generation circuitry for converting an input signal from a source voltage domain into an output signal for a destination voltage domain
JP6659427B2 (en) Semiconductor device
US8466710B2 (en) Circuit for restraining shoot through current
CN105099438B (en) Semiconductor device
US9490785B1 (en) Programmable delay circuit for low power applications
US8405424B2 (en) Output buffer with adjustable feedback
US7999611B2 (en) Differential amplifying device
US6586973B2 (en) Output buffer circuit
CN110431629B (en) Semiconductor integrated circuit having a plurality of transistors
US20150280712A1 (en) Data output circuit of semiconductor apparatus
US20170093378A1 (en) Input circuit
US9362912B2 (en) Data output circuit of semiconductor apparatus
US20060076987A1 (en) Multi-threshold CMOS system having short-circuit current prevention circuit
US10594265B2 (en) Semiconductor device and semiconductor integrated circuit using the same
US9268349B2 (en) Circuit and method for optimizing input voltage range of IC chip
KR102518319B1 (en) Multi switch device having current limit function and working method of the device
JP6569820B2 (en) Power element drive circuit
KR20170061730A (en) System of controlling power
GB2536584A (en) Circuit and method for optimizing input voltage range of IC chip
CN109947006A (en) Power gate control circuit
US20170117893A1 (en) Transmitter
KR100924341B1 (en) Latch circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: GREEN SOLUTION TECHNOLOGY CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, LI-MIN;YU, CHUNG-CHE;REEL/FRAME:026890/0759

Effective date: 20110902

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2552); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2553); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 12