US10594265B2 - Semiconductor device and semiconductor integrated circuit using the same - Google Patents
Semiconductor device and semiconductor integrated circuit using the same Download PDFInfo
- Publication number
- US10594265B2 US10594265B2 US16/053,353 US201816053353A US10594265B2 US 10594265 B2 US10594265 B2 US 10594265B2 US 201816053353 A US201816053353 A US 201816053353A US 10594265 B2 US10594265 B2 US 10594265B2
- Authority
- US
- United States
- Prior art keywords
- signal
- output
- level
- control
- input
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 67
- 230000003321 amplification Effects 0.000 claims abstract description 37
- 238000003199 nucleic acid amplification method Methods 0.000 claims abstract description 37
- 238000010586 diagram Methods 0.000 description 6
- 238000007792 addition Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0008—Arrangements for reducing power consumption
- H03K19/0016—Arrangements for reducing power consumption by using a control or a clock signal, e.g. in order to apply power supply
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/02—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
- H03F1/0205—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
- H03F1/0211—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the supply voltage or current
- H03F1/0244—Stepped control
- H03F1/025—Stepped control by using a signal derived from the input signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/04—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements with semiconductor devices only
- H03F3/16—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements with semiconductor devices only with field-effect devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/72—Gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018507—Interface arrangements
- H03K19/018521—Interface arrangements of complementary type, e.g. CMOS
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
- H03K3/356017—Bistable circuits using additional transistors in the input circuit
- H03K3/356026—Bistable circuits using additional transistors in the input circuit with synchronous operation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/471—Indexing scheme relating to amplifiers the voltage being sensed
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/87—Indexing scheme relating to amplifiers the cross coupling circuit being realised only by MOSFETs
Definitions
- Various embodiments may generally relate to a semiconductor integrated circuit, more particularly, to a semiconductor device and a semiconductor integrated circuit using the same.
- a semiconductor device may be configured to receive and transmit electrical signals.
- a semiconductor device may include an amplification circuit.
- the amplification circuit may be configured to generate an output signal and an output bar signal based on a mode signal, first and second control signals, an input signal, and an input bar signal.
- the amplification circuit may determine voltage levels of the output signal and the output bar signal based on the mode signal and the first and second control signals regardless of the input signal and the input bar signal.
- a semiconductor integrated circuit may include at least one semiconductor device.
- the semiconductor device may be configured to generate an output signal and an output bar signal based on a mode signal, a reset signal, an input signal, and an input bar signal.
- the semiconductor device may generate the output signal and the output bar signal having substantially the same level.
- the semiconductor device may generate the output signal and the output bar signal having different levels based on the reset signal, the input signal, and the input bar signal.
- a semiconductor device may include a latch circuit and a power block circuit.
- the latch circuit may be configured to detect and amplify voltage levels of first and second output nodes based on an input signal and an input bar signal.
- the power block circuit may be configured to supply or block an external voltage to the latch circuit based on a mode signal. The first and second output nodes may be pulled-down based on the mode signal.
- FIG. 1 is a circuit diagram illustrating a semiconductor device in accordance with various embodiments.
- FIG. 2 is a circuit diagram illustrating a control circuit of the semiconductor device of FIG. 1 in accordance with an embodiment.
- FIG. 3 is a circuit diagram illustrating an amplification circuit of the semiconductor device of FIG. 1 in accordance with an embodiment.
- Embodiments of the present disclosure may provide a semiconductor device that may be capable of decreasing power in accordance with operational modes.
- Various embodiments may also provide a semiconductor integrated circuit using the semiconductor device.
- the semiconductor device may have low power consumption in accordance with operational modes.
- FIG. 1 is a circuit diagram illustrating a semiconductor device in accordance with various embodiments.
- a semiconductor device of an embodiment may include a control circuit 100 and an amplification circuit 200 .
- the control circuit 100 may be configured to generate a first control signal CTRLA_s and a second control signal CTRLB_s in response to a mode signal Mode_s and a reset signal RST_s.
- the control circuit 100 may generate the first control signal CTRLA_s and the second control signal CTRLB_s having substantially the same level in response to the mode signal Mode_s and the reset signal RST_s.
- the control circuit 100 may generate the first control signal CTRLA_s and the second control signal CTRLB_s having different levels in response to the mode signal Mode_s and the reset signal RST_s.
- the control circuit 100 may enable the first and second control signals CTRLA_s and CTRLB_s to a high level regardless of the reset signal RST_s.
- the control circuit 100 may output the first and second control signals CTRLA_s and CTRLB_s having different levels in response to the reset signal RST_s.
- the control circuit 100 may output the first control signal CTRLA_s having a high level and the second control signal CTRLB_s having a low level.
- the control circuit 100 may output the first control signal CTRLA_s having a low level and the second control signal CTRLB_s having a high level.
- the mode signal Mode_s may correspond to a signal enabled to the high level and disabled to the low level.
- the reset signal RST_s may correspond to a signal enabled to a low level and disabled to a high level.
- the amplification circuit 200 may be configured to generate an output signal OUT_s and an output bar signal OUTB_s in response to the mode signal Mode_s, the first and second control signals CTRLA_s and CTRLB_s, an input signal IN_s, and an input bar signal INB_s. For example, when the mode signal Mode_s and the reset signal RST_s are disabled, the amplification circuit 200 may output the output signal OUT_s and the output bar signal OUTB_s having different levels in response to the input signal IN_s and the input bar signal INB_s.
- the amplification circuit 200 may output the output signal OUT_S and the output bar signal OUTB_s having different levels based on the input signal IN_s and the input bar signal INB_s.
- the amplification circuit 200 may output the output signal OUT_s and the output bar signal OUTB_s having substantially the same level regardless of the input signal IN_s and the input bar signal INB_s. That is, when the mode signal Mode_s is enabled and the first and second control signals CTRLA_s CTRLB_s having a high level are inputted, the amplification circuit 200 may output the output signal OUT_s and the output bar signal OUTB_s having a low level regardless of the input signal IN_s and the input bar signal INB_s.
- the amplification circuit 200 may output the output signal OUT_s having a low level and the output bar signal OUTB_s having a high level regardless of the input signal IN_s and the input bar signal INB_s.
- FIG. 2 is a circuit diagram illustrating a control circuit of the semiconductor device of FIG. 1 in accordance with an embodiment.
- the control circuit 100 may include an inverter IV 1 , a first NAND gate ND 1 , and a second NAND gate ND 2 .
- the inverter IV 1 may be configured to receive the mode signal Mode_s.
- the first NAND gate ND 1 may be configured to receive an output signal from the inverter IV 1 and the reset signal RST_s.
- the second NAND gate ND 2 may be configured to receive the output signal from the inverter IV 1 and an output signal from the first NAND gate ND 1 .
- the output signal of the first NAND gate ND 1 may correspond to the first control signal CTRLA_s.
- An output signal of the second NAND gate ND 2 may correspond to the second control signal CTRLB_s.
- FIG. 3 is a circuit diagram illustrating an amplification circuit of the semiconductor device of FIG. 1 in accordance with an embodiment.
- the amplification circuit 200 may include a first input circuit 211 , a second input circuit 212 , a first output signal level determination circuit 221 , a second output signal level determination circuit 222 , a power block circuit 230 , and a latch circuit 240 .
- the first input circuit 211 may be configured to pull-up or pull-down a first output node N_A in response to the input signal IN_s. For example, when the input signal IN_s has a low level, the first input circuit 211 may pull-up the first output node N_A. In contrast, when the input signal IN_s has a high level, the first input circuit 211 may pull-down the first output node N_A.
- the first input circuit 211 may include a first transistor P 1 and a second transistor N 1 .
- the first transistor P 1 may include a gate configured to receive the input signal IN_s, a source configured to receive an external voltage VDD, and a drain connected with the first output node N_A.
- the second transistor N 1 may include a gate configured to receive the input signal IN_s, a drain connected with the first output node N_A, and a source connected with a ground terminal VSS.
- the second input circuit 212 may be configured to pull-up or pull-down a second output node N_B in response to the input bar signal INB_s. For example, when the input bar signal INB_s has a low level, the second input circuit 212 may pull-up the second output node N_B. In contrast, when the input bar signal INB_s has a high level, the second input circuit 212 may pull-down the second output node N_B.
- the second input circuit 212 may include a third transistor P 2 and a fourth transistor N 2 .
- the third transistor P 2 may include a gate configured to receive the input bar signal INB_s, a source configured to receive the external voltage VDD, and a drain connected with the second output node N_B.
- the fourth transistor N 2 may include a gate configured to receive the input bar signal INB_s, a drain connected with the second output node N_B, and a source connected with the ground terminal VSS.
- the first output signal level determination circuit 221 may be configured to pull-up or pull-down the first output node N_A in response to the second control signal CTRLB_s and the mode signal Mode_s. For example, when the second control signal CTRLB_s has a low level, the first output signal level determination circuit 221 may pull-up the first output node N_A. When the mode signal Mode_s is enabled to a high level, the first output signal level determination circuit 221 may pull-down the first output node N_A. When the second control signal CTRLB_s has a high level and the mode signal Mode_s has a low level, the first output signal level determination circuit 221 might not pull-up or pull-down the first output node N_A.
- the first output signal level determination circuit 221 may include a fifth transistor P 3 and a sixth transistor N 3 .
- the fifth transistor P 3 may include a gate configured to receive the second control signal CTRLB_s, a source configured to receive the external voltage VDD, and a drain connected with the first output node N_A.
- the sixth transistor N 3 may include a gate configured to receive the mode signal Mode_s, a drain connected with the first output node N_A, and a source connected with the ground terminal VSS.
- the second output signal level determination circuit 222 may be configured to pull-down the second output node N_B in response to the first control signal CTRLA_s. For example, when the first control signal CTRLA_s has a high level, the second output signal level determination circuit 222 may pull-down the second output node N_B. When the first control signal CTRLA_s has a low level, the second output signal level determination circuit 222 might not pull-down the second output node N_B.
- the second output signal level determination circuit 222 may include a seventh transistor P 4 and an eighth transistor N 4 .
- the seventh transistor P 4 may include a gate configured to receive the external voltage VDD, a source configured to receive the external voltage VDD, and a drain connected with the second output node N_B.
- the eighth transistor N 4 may include a gate configured to receive the first control signal CTRLA_s, a drain connected with the second output node N_B, and a source connected with the ground terminal VSS.
- the power block circuit 230 may be configured to supply or is block the external voltage VDD to the latch circuit 240 in response to the mode signal Mode_s. For example, when the mode signal Mode_s is enabled to a high level, the power block circuit 230 may block the external voltage VDD supplied to the latch circuit 240 . When the mode signal Mode_s is enabled to a low level, the power block circuit 230 may supply the external voltage VDD to the latch circuit 240 .
- the power block circuit 230 may include a ninth transistor P 5 and a tenth transistor P 6 .
- the ninth transistor P 5 may include a gate configured to receive the mode signal Mode_s, a source configured to receive the external voltage VDD, and a drain connected with the latch circuit 240 .
- the tenth transistor P 6 may include a gate configured to receive the mode signal Mode_s, a source configured to receive the external voltage VDD, and a drain connected with the latch circuit 240 .
- the latch circuit 240 may be configured to detect and amplify voltage levels of the first and second output nodes N_A and N_B.
- the latch circuit 240 may be configured to maintain the voltage levels of the first and second output nodes N_A and N_B. For example, when the voltage level of the first output node N_A is to higher than the voltage level of the second output node N_B, the latch circuit 240 may amplify the first output node N_A to a high voltage level and the second output node N_B to a low voltage level to maintain the voltage levels of the first and second output nodes N_A and N_B.
- the latch circuit 240 may amplify the first output node N_A to a low voltage level and the second output node N_B to a high voltage level to maintain the voltage levels of the first and second output nodes N_A and N_B.
- the latch circuit 240 may include an eleventh to fourteenth transistors P 7 , P 8 , N 5 , and N 6 .
- the eleventh transistor P 7 may include a gate connected with the second output node N_B, a source connected with the drain of the ninth transistor P 5 , and a drain connected with the first output node N_A.
- the twelfth transistor P 8 may include a gate connected with the first output node N_A, a source connected with the drain of the tenth transistor P 6 , and a drain connected with the second output node N_B.
- the thirteenth transistor N 5 may include a gate connected with the second output node N_B, a source connected with the ground terminal VSS, and a drain connected with the first output node N_A.
- the fourteenth transistor N 6 may include a gate connected with the first output node N_A, a source connected with the ground terminal VSS, and a drain connected with the second output node N_B.
- the voltage level of the first output node N_A may be outputted as a voltage level of the output bar signal OUTB_s.
- the voltage level of the second output node N_B may be outputted as a voltage level of the output signal OUT_s.
- the control circuit 100 may output the first control signal CTRLA_s having a low level and the second control signal CTRLB_s having a high level.
- the amplification circuit 200 may receive the mode signal Mode_s disabled to the low level, the first control signal CTRLA_s having the low level, and the second control signal CTRLB_s having the high level.
- the amplification circuit 200 may output the output signal OUT_s and the output bar signal OUTB_s in response to the input signal IN_s and the input bar signal INB_s.
- the power block circuit 230 may supply the external voltage VDD to the latch circuit 240 in response to the mode signal Mode_s disabled to the low level.
- the first output signal level determination circuit 221 may receive the mode signal Mode_s disabled to the low level and the second control signal CTRLB_s having the high level.
- the first output signal level determination circuit 221 might not pull-up or pull-down to the first output node N_A. That is, the fifth and sixth transistors P 3 and N 3 of the first output signal level determination circuit 221 may be turned-off in response to the mode signal Mode_s having the low level and the second control signal CTRLB_s having the high level so that the first output signal level determination circuit 221 might not is pull-up or pull-down the first output node N_A.
- the second output signal level determination circuit 222 may receive the first control signal CTRLA_s having the low level.
- the second output signal level determination circuit 222 might not pull-down the second output node N_B. That is, the eighth transistor N 4 of the second output signal level determination circuit 222 may be turned-off in response to the first control signal CTRLA_s having the low level so that the second output signal level determination circuit 222 might not pull-down the second output node N_B.
- the amplification circuit 200 may determine the voltage levels of the first and second output nodes N_A and N_B by the first and second input circuits 211 and 212 .
- the voltage levels of the first and second output nodes N_A and N_B may be amplified by the latch circuit 240 to which the external voltage VDD of the amplification circuit 200 may be supplied.
- the amplified voltage levels of the first and second output nodes N_A and N_B may be maintained.
- the first input circuit 211 may pull-up the first output node N_A and the second input circuit 212 may pull-down the second output node N_B.
- the latch circuit 240 may amplify the pulled-up first output node N_A to a high voltage level and the pulled-down second output node N_B to a low voltage level to maintain the voltage levels of the first and second output nodes N_A and N_B.
- the first input circuit 211 may pull-down the first output node N_A and the second input circuit 212 may pull-up the second output node N_B.
- the latch circuit 240 may amplify the pulled-down first output node N_A to a low voltage level and the pulled-up second output node N_B to a high voltage level to maintain the voltage levels of the first and second output nodes N_A and N_B.
- the voltage level of the first output node N_A may be outputted as the voltage level of the output bar signal OUTB_s and the voltage level of the second output node N_B may be outputted as the voltage level of the output signal OUT_s.
- the amplification circuit 200 may vary the voltage levels of the output signal OUT_s and the output bar signal OUTB_s in response to the input signal IN_s and the input bar signal INB_s.
- the semiconductor device may vary the voltage levels of the output signal OUT_s and the output bar signal OUTB_s in response to the input signal IN_s and the input bar signal INB_s.
- the control circuit 100 may output the first control signal CTRLA_s having a high level and the second control signal CTRLB_s having a high level regardless of the reset signal RST_s.
- the amplification circuit 200 may receive the mode signal Mode_s having the high level, the first control signal CTRLA_s having the high level and the second control signal CTRLB_s having the high level.
- the amplification circuit 200 may output the output signal OUT_s having a low level and the output bar signal OUTB_s having a low level regardless of the input signal IN_s and the input bar signal INB_s.
- the power block circuit 230 may receive the mode signal Mode_s enabled to the high level to block the external voltage VDD supplied to the latch circuit 240 .
- the latch circuit 240 may not detect and amplify the voltage levels of the first and second output nodes N_A and N_B.
- the first output signal level determination circuit 221 may pull-down the first output node N_A in response to the mode signal Modes enabled to the high level. That is, the fifth transistor P 3 of the first output signal level determination circuit 221 may receive the second control signal CTRLB_s having the high level. Thus, the fifth transistor P 3 of the first output signal level determination circuit 221 may be turned-off so that the fifth transistor P 3 might not pull-up the first output node N_A.
- the sixth transistor N 3 of the first output signal level determination circuit 221 may receive the second control signal CTRLB_s having the high level. The sixth transistor N 3 of the first output signal level determination circuit 221 may be turned-on so that the sixth transistor N 3 may pull-down the first output node N_A.
- the second output signal level determination circuit 222 may receive the first control signal CTRLA_s having the high level.
- the second output signal level determination circuit 222 may pull-down the second output node N_B. That is, the eighth transistor N 4 of the second output signal level determination circuit 222 may receive the first control signal CTRLA_s having the high level.
- the eighth transistor N 4 may be turned-on so that the eighth transistor N 4 may pull-down the second output node N_B.
- the pull-up operation and the pull-down operation of the first and second input circuits 211 and 212 in response to the input signal IN_s and input bar signal INB_s may have no influence on the voltage levels of the first and second output nodes N_A and N_B.
- These operations may be determined by sizes of the transistors in the first and second output signal level determination circuits 221 and 222 and the first and second input circuits 211 and 212 .
- the amplification circuit 200 might not vary the voltage levels of the output signal OUT_s and the output bar signal OUTB_s in response to the input signal IN_s and the input bar signal INB_s.
- the output signal OUT_s and the output bar signal OUTB_s may be fixed to the low level regardless of the input signal IN_s and the input bar signal INB_s.
- the output signal OUT_s and the output bar signal OUTB_s may be fixed to the low level regardless of the input signal IN_s and the input bar signal INB_s.
- the control circuit 100 may output the first control signal CTRLA_s having a high level and the second control signal CTRLB_s having a low level.
- the amplification circuit 200 may receive the mode signal Mode_s having the low level, the first control signal CTRLA_s having the high level, and the second control signal CTRLB_s having the low level.
- the amplification circuit 200 may output the output signal OUT_s having a low level and the output bar signal OUTB_s having a to high level regardless of the input signal IN_s and the input bar signal INB_s.
- the power block circuit 230 may receive the mode signal Mode_s disabled to the low level to supply the external voltage VDD to the latch circuit 240 .
- the latch circuit 240 may is detect and amplify the voltage levels of the first and second output nodes N_A and N_B.
- the first output signal level determination circuit 221 may pull-up the first output node N_A in response to the second control signal CTRLB_s having the low level. That is, the fifth transistor P 3 of the first output signal level determination circuit 221 may receive the second control signal CTRLB_s having the low level, Thus, the fifth transistor P 3 of the first output signal level determination circuit 221 may be turned-on so that the fifth transistor P 3 may pull-up the first output node N_A.
- the sixth transistor N 3 of the first output signal level determination circuit 221 may receive the mode signal Mode_s having the low level.
- the sixth transistor N 3 of the first output signal level determination circuit 221 may be turned-off so that the sixth transistor N 3 might not pull-down the first output node N_A.
- the second output signal level determination circuit 222 may receive the first control signal CTRLA_s having the high level.
- the second output signal level determination circuit 222 may pull-down the second output node N_B. That is, the eighth transistor N 4 of the second output signal level determination circuit 222 may receive the first control signal CTRLA_s having the high level.
- the to eighth transistor N 4 may be turned-on so that the eighth transistor N 4 may pull-down the second output node N_B.
- the pull-up operation and the pull-down operation of the first and second input circuits 211 and 212 in response to the input signal IN_s and input bar signal INB_s may have no influence on the voltage levels of the first and second output nodes N_A and N_B.
- These operations may be determined by sizes of the transistors in the first and second output signal level determination circuits 221 and 222 and the first and second input circuits 211 and 212 .
- the latch circuit 240 may detect and amplify the voltage levels of the pulled-up first output node N_A and the pulled-down second output node N_B.
- the latch circuit 240 may amplify the first output node N_A to the high level and the second output node N_B to the low level to maintain the voltage levels of the first and second output nodes N_A and N_B.
- the amplification circuit 200 may not vary the voltage levels of the output signal OUT_s and the output bar signal OUTB_s in response to the input signal IN_s and the input bar signal INB_s.
- the output signal OUT_s and the output bar signal OUTB_s may be fixed to the low level and the high level, respectively, regardless of the input to signal IN_s and the input bar signal INB_s.
- the output signal OUT_s and the output bar signal OUTB_s may be fixed to the low level and the high level, respectively, in response to the reset signal RST_s regardless of the is input signal IN_s and the input bar signal INB_s.
- the semiconductor device may fix the level of the output signal in response to the mode signal and the reset signal regardless of the input signals.
- the semiconductor device may fix the output signal and the output bar signal to the low level.
- the reset signal is enabled under a condition that all of the signals are disabled, the semiconductor device may fix the output signal to the low level and the output bar signal to the high level.
- the output signal and the output bar signal may be fixed to the low level so that power consumption may be relatively reduced compared to when the output signal and the output bar signal are fixed to the high level.
- the semiconductor device of these examples of embodiments that is, the mode signal Mode_s is disabled
- the output signal and the output bar signal may be fixed to an initial signal level in response to the reset signal RST_s.
- the reset signal is enabled under a condition that all of the signals are disabled, the semiconductor device may fix the output to signal to the low level and the output bar signal to the high level.
- a semiconductor integrated circuit configured to transmit electrical signals may use the semiconductor device of these examples of embodiments to detect and amplify the electrical signals.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Logic Circuits (AREA)
- Amplifiers (AREA)
Abstract
Description
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2017-0125272 | 2017-09-27 | ||
KR1020170125272A KR20190036257A (en) | 2017-09-27 | 2017-09-27 | Semiconductor Apparatus and Semiconductor Integrated Circuit Using The Same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20190097581A1 US20190097581A1 (en) | 2019-03-28 |
US10594265B2 true US10594265B2 (en) | 2020-03-17 |
Family
ID=65808111
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/053,353 Active US10594265B2 (en) | 2017-09-27 | 2018-08-02 | Semiconductor device and semiconductor integrated circuit using the same |
Country Status (2)
Country | Link |
---|---|
US (1) | US10594265B2 (en) |
KR (1) | KR20190036257A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20230179188A1 (en) * | 2021-12-03 | 2023-06-08 | Nanya Technology Corporation | Data receiving circuit |
US11770117B2 (en) | 2021-12-07 | 2023-09-26 | Nanya Technology Corporation | Data receiving circuit |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5182560A (en) * | 1989-12-22 | 1993-01-26 | Texas Instruments Incorporated | Analog-to-digital converter for high speed low power applications |
US6483386B1 (en) * | 2000-09-29 | 2002-11-19 | Cypress Semiconductor Corp. | Low voltage differential amplifier with high voltage protection |
KR100995315B1 (en) | 2008-10-29 | 2010-11-19 | 주식회사 유니테스트 | Latch Circuit and Frequency Divider with the Same |
KR20130083767A (en) | 2012-01-13 | 2013-07-23 | 삼성전자주식회사 | Semiconductor memory device and memory system including the same |
-
2017
- 2017-09-27 KR KR1020170125272A patent/KR20190036257A/en unknown
-
2018
- 2018-08-02 US US16/053,353 patent/US10594265B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5182560A (en) * | 1989-12-22 | 1993-01-26 | Texas Instruments Incorporated | Analog-to-digital converter for high speed low power applications |
US6483386B1 (en) * | 2000-09-29 | 2002-11-19 | Cypress Semiconductor Corp. | Low voltage differential amplifier with high voltage protection |
KR100995315B1 (en) | 2008-10-29 | 2010-11-19 | 주식회사 유니테스트 | Latch Circuit and Frequency Divider with the Same |
KR20130083767A (en) | 2012-01-13 | 2013-07-23 | 삼성전자주식회사 | Semiconductor memory device and memory system including the same |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20230179188A1 (en) * | 2021-12-03 | 2023-06-08 | Nanya Technology Corporation | Data receiving circuit |
US11728794B2 (en) * | 2021-12-03 | 2023-08-15 | Nanya Technology Corporation | Data receiving circuit |
US11770117B2 (en) | 2021-12-07 | 2023-09-26 | Nanya Technology Corporation | Data receiving circuit |
Also Published As
Publication number | Publication date |
---|---|
US20190097581A1 (en) | 2019-03-28 |
KR20190036257A (en) | 2019-04-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9257973B1 (en) | Supply-state-enabled level shifter interface circuit and method | |
EP3197051A1 (en) | Driving circuit for non-volatile memory | |
US20120112790A1 (en) | Level Shifter | |
US8179160B1 (en) | Input-output (I/O) circuit supporting multiple I/O logic-level swings | |
US9374093B2 (en) | Capacitively coupled input buffer | |
US6744284B2 (en) | Receiver circuit of semiconductor integrated circuit | |
US10594265B2 (en) | Semiconductor device and semiconductor integrated circuit using the same | |
CN103269217B (en) | Output buffer | |
US8736311B2 (en) | Semiconductor integrated circuit | |
US9722607B2 (en) | Voltage level shifter | |
US8786350B1 (en) | Transmission system | |
US20070152711A1 (en) | Level shifter output buffer circuit usable as an isolation cell | |
US9621165B2 (en) | Transmitting/receiving system | |
US9722579B1 (en) | Semiconductor device | |
US9407243B1 (en) | Receiver circuit | |
US10382041B2 (en) | Buffer circuit | |
KR20140002915A (en) | Power supply circuit | |
US9831879B2 (en) | Low core power leakage structure in IO receiver during IO power down | |
TWI630794B (en) | Level shifting circuit and integrated circuit | |
US9673758B2 (en) | Differential amplifier circuit | |
US11005518B2 (en) | Tranceiver circuit and receiver circuit | |
US9515654B2 (en) | Semiconductor apparatus | |
KR20180112460A (en) | Semiconductor Apparatus | |
US20150270995A1 (en) | Receiver of semiconductor apparatus and semiconductor system including the same | |
CN107481760B (en) | Negative voltage output circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SK HYNIX INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HWANG, KYU DONG;REEL/FRAME:046698/0413 Effective date: 20180627 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |