TW533511B - Dual epitaxial layer for high voltage vertical conduction power MOSFET devices - Google Patents
Dual epitaxial layer for high voltage vertical conduction power MOSFET devices Download PDFInfo
- Publication number
- TW533511B TW533511B TW89111246A TW89111246A TW533511B TW 533511 B TW533511 B TW 533511B TW 89111246 A TW89111246 A TW 89111246A TW 89111246 A TW89111246 A TW 89111246A TW 533511 B TW533511 B TW 533511B
- Authority
- TW
- Taiwan
- Prior art keywords
- layer
- thickness
- patent application
- scope
- item
- Prior art date
Links
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
533511 五、發明說明(1) 發明領域 本發明之發明領域係有關於一金氧半場效電晶體半導 體裝置(Μ 0 S F E T S e m i c 〇 n d u c t 〇 r D e v i c e s ),尤其是與一用 於製造垂直導電功率金氧半場效電晶體裝置(vert i cal 丨conduction power MOSFET device)的嶄新之結構及程序 i有關,其中該裝置具有一減少的導通電阻。533511 V. Description of the invention (1) Field of the invention The field of invention of the present invention relates to a metal-oxide-semiconductor field-effect transistor semiconductor device (M 0 SFETS emic 〇nduct 〇r Devices), especially with a vertical conductive power The new structure and procedure of the metal oxide half field effect transistor device (vert i cal 丨 conduction power MOSFET device) is related to the program i, where the device has a reduced on-resistance.
I 丨發明背景I 丨 Background of the Invention
!!
I I 垂直導電功率金氧半%效電晶體裝置為一項熟知的裝 I置。此裝置已為其他的文件所提出,如美國專利5 ,0 〇 7 7 2 4中k出平面(planar)型式’胞元(cellular)型 i式的裝置,或者是可應用熟知的平行條紋圖譜(parallel 丨stripe topology)製造該裝置,或者是可使用渠道 i (trench)形設計製造該裝置。 | 此裝置的導通電阻(RDSON)與蠢晶I I The vertical conductive power metal-oxygen half-efficiency transistor device is a well-known device. This device has been proposed by other documents, such as the k-planar type 'cellular type i-type device in US Pat. No. 5,007,724, or a well-known parallel fringe pattern can be applied. (Parallel stripe topology) to manufacture the device, or the device can be manufactured using a trench-shaped design. | This device's on-resistance (RDSON) and stupid crystals
丨(epitaxially)形成之碎層(silicon layer)的電阻率上大 的i測有關’其中該石夕層接收該裝置的接點,且此電阻率 ;又由該最後裝置之封鎖電壓的需要程度決定。所以,較高 I的封鎖電壓在磊晶層上需要高的電阻,但是此又導致該裝 丨置導通電阻增加。丨 (epitaxially) the resistivity of the silicon layer is large, and the measurement is related to 'where the stone layer receives the device's contacts, and this resistivity; and the degree of blocking voltage required by the last device Decide. Therefore, a higher I blocking voltage requires a higher resistance on the epitaxial layer, but this in turn results in an increase in the on-resistance of the device.
士 因此,極需要一種用於高電壓裝置的結構,尤其是此 衣置的封鎖電壓(blocking voltage)必需大於約1 〇〇Therefore, there is a great need for a structure for a high-voltage device, and in particular, the blocking voltage of the clothing must be greater than about 100%.
533511 五、發明說明(2) 伏,其具有一 封鎖電壓。 丨發明概述 I 依據本發 丨層,其中在石夕 |有均勻的電阻 I層的深度足以 | ;分之一。而且 |的總厚度,此 ! 丨於下文中加以 I可產生一減少 i ! 已得知, | |導通電阻約百 | 壓(breakdown | ;圖式之簡單說 圖1為單 I直導電金氧半 丨 圖2為圖 丨下’此電場為 丨 圖3為依 減 ———____ 少的導通電卩日 二 , ’而不必犧牲彳壬彳 m社仕何貫際上的 明提供一勒新从 基體的上方又(或梯度)磊晶接點接收 率,此電阻率ΐ蟲晶深度雙層結構。下層具 接收所有裝晋:於上層之均勻電阻率。而上 、、置的接點,且約為下層厚度的五 s 有可減少雙蟲晶(two epilayers) 為4 ♦技術之單一磊晶層中所必需者,此將 況明。因此’對於一給定的設計規格而言, 的導通電阻。 本發明的斬新結構可由一裝置的設計而減少 分之1 0以上,其交換條件為不減少崩潰電 voltage) ° 明 一接點接收磊晶層之代表性的習知技術之垂 場效電晶體的截面視圖。 1之單一磊晶層的電場,在電壓封鎖狀態 深度的函數。 據本發明之雙磊晶層結構的截面視圖。 533511 五、發明說明(3) 圖4為似圖2的視圖,但是已依據本發明加以修改。 圖5示一直方圖,其為本發明中單層磊晶結構與對等 高定之雙層磊晶結構的比較。 圖號說明 ~ 1 〇 基 體 1 1 晶 層 1 2,1 3 P 型 基 極 擴 散 1 4 源 極 擴 散 環 1 6 閘 極 氧 化 層 1 7 閘 極 電 極 1 8 層 間 氧 化 層 1 9 鋁 源 極 電 極 2 1 下 晶 層 3 〇 線 3 1 陰 影 區 較佳實施例之詳細說明 現在請參考圖1 ’其中顯示基本上之垂直導電金氧半 場效電晶體的截面圖,該金氧半場效電晶體具有高度導電 的N + +基體1 0 ,其上具有單一的磊晶沉積N—層。N-層 1 1接收多種需要產生該裝置的接點,如間隔的P型基極533511 V. Description of the invention (2) Volt, which has a blocking voltage.丨 Summary of the invention I According to the present invention, the layer has a uniform resistance in Shi Xi | The depth of the I layer is sufficient; And the total thickness of |, this! 丨 adding I in the following can produce a reduction i! It has been known that | | on-resistance is about a hundred | voltage (breakdown |; Fig. 2 is the diagram, and "The electric field is the diagram, and Fig. 3 is the decrement of the electric current. The next day, there is less conduction," without having to sacrifice. From the top of the substrate (or gradient) the epitaxial contact receiving rate, this resistivity tapeworm crystal has a deep double-layer structure. The lower layer has all the equipment to receive: uniform resistivity on the upper layer. The upper and lower contacts, And about five s of the thickness of the lower layer has two epilayers which can reduce the number of two epilayers required. ♦ This will be clear. So 'for a given design specification, the On-resistance. The novel structure of the present invention can be reduced by more than 10% by the design of a device, and its exchange condition is not to reduce the breakdown voltage. ° The vertical field of a representative conventional technique that receives an epitaxial layer at a contact Sectional view of an effect transistor. The electric field of a single epitaxial layer is a function of the depth of the voltage blocking state. A cross-sectional view of a double epitaxial layer structure according to the present invention. 533511 V. Description of the invention (3) FIG. 4 is a view similar to FIG. 2 but has been modified according to the present invention. Fig. 5 shows a histogram, which is a comparison between a single-layer epitaxial structure and a double-layer epitaxial structure of the same high order in the present invention. Explanation of drawing number ~ 1 〇 substrate 1 1 crystal layer 1 2, 1 3 P-type base diffusion 1 4 source diffusion ring 1 6 gate oxide layer 1 7 gate electrode 1 8 interlayer oxide layer 1 9 aluminum source electrode 2 1 Lower crystalline layer 3 〇 Line 3 1 Detailed description of the preferred embodiment of the shaded area Now please refer to FIG. 1 ′ which shows a cross-sectional view of a substantially vertical conductive oxy half field effect transistor, which has a high height The conductive N + + matrix 1 0 has a single epitaxially deposited N-layer thereon. N-layer 1 1 Receives multiple contacts that need to be generated by the device, such as spaced P-type bases
第6頁 533511 五、發明說明(4) 使 擴散(P type base diffusions)l 2,1 3,其包含 N 的源'極擴散環(source diffusion rings) 1 4,1 5 ( 用在胞元式圖譜中)。 在源極環及基極擴散區的周圍之間的可反向之通道區 復现上一閘極氧化層(gate oxide layer) 1 6及一導電之 夕日 二二石夕的閘極電極(gate electrode) 1 7。閘極電極1 7 ^ ^ Ji 層間氧化層(interlayer oxide)l 8 ,而且該裝 j上表面覆蓋上一層鋁源極電極1 9 。該晶圓或晶片的 -4 接收 /及極電極(drain electrode) 2 0。 構圖1的結構為多種對本發明有利之裝置中的基本上結 壯 將方;下文中加以說明。因此,N通道裝置顯示的該 可為一 ?通道裝置(與所有導電型式反向),而且該 衣可使用一渠道圖形,而非所示的平面圖形。 為& ^ f計圖1所示所示的裝置時,兩關鍵性的設計參數 1' Ί ^ :鎖電壓及導通電阻。該裝置的封鎖電壓為磊晶層 電阻對=Ϊ阻p的函數。尤其是,如果在磊晶層1 1中的 曲綠下2 X作圖,如圖2中所示者,顯示該封鎖電壓與在 的電阻陰衫區成成比。該裝置的導通電阻正比於磊晶層 封鎖電壓^ ^ 直線的倒數。可看出如果 少一裝署;加的活,该曲線的斜率必需減少。因此,在至 之間取Γ τ ’必需在一給定的封鎖電壓或給定的導通電阻 间取件一項妥協。 本發明允許設計人員改孿 該區域(封# $ @ 1 ^ +、,4 。2曲線的形狀,其方式為 (封鎖電屋)可增加(或者是維持固定),而全部Page 6 533511 V. Description of the invention (4) P type base diffusions l 2, 1 3, which contain N's source diffusion rings 1 4, 1 5 (used in cell formula Atlas). In the reversible channel region between the periphery of the source ring and the base diffusion region, the gate electrode layer 16 and the gate electrode of the conductive gate 22 are reproduced. electrode) 1 7. The gate electrode 17 is an interlayer oxide layer 18, and the top surface of the device is covered with an aluminum source electrode 19. -4 receive / and drain electrode 20 of the wafer or wafer. The structure of Fig. 1 is a basic structure in a variety of devices advantageous to the present invention; it will be described below. Therefore, the N-channel device can display one? Channel device (opposite all conductive types), and the garment can use a channel pattern instead of the flat pattern shown. When calculating the device shown in Figure 1, two key design parameters 1 'Ί ^: lock voltage and on-resistance. The blocking voltage of this device is a function of the resistance of the epitaxial layer = the resistance p. In particular, if 2 X is plotted under the curved green in the epitaxial layer 11 as shown in FIG. 2, it is shown that the blocking voltage is proportional to the area of the resistance undershirt of. The on-resistance of the device is proportional to the epitaxial layer blocking voltage ^ ^ the inverse of the straight line. It can be seen that if there is one less deployment; the slope of the curve must be reduced if added. Therefore, to take Γ τ ′ between to must take a compromise between a given blocking voltage or a given on-resistance. The invention allows the designer to change the shape of the area (seal # $ @ 1 ^ +, 4, 2). The way is (blocking the electricity house) can be increased (or maintained fixed), and all
__
533511533511
五、發明說明(5) 磊晶層的深度可減少,且該線的斜度對於磊晶層深度多個 可維持不改變。尤其是,如圖3中所示者,圖1之磊晶層 1 1可分為減少電阻之上接點接收層及一下磊晶層2 1 , 此下磊晶層的電阻大於層2 0的電阻,但是厚度更厚,在 :圖3所示之600伏裝置層20中,基本上該裝置的厚度 I約10微米,且大於基極接點12 ,13的深度。對於高 !電壓的裝置而言,層2 1比層20厚。對於不同的崩潰電 :壓而言顯然地可使用不同的數值。一般,下層2 1的電阻 -高於層20的電阻。V. Description of the invention (5) The depth of the epitaxial layer can be reduced, and the slope of the line can be maintained unchanged for multiple depths of the epitaxial layer. In particular, as shown in FIG. 3, the epitaxial layer 11 in FIG. 1 can be divided into an upper contact receiving layer and a lower epitaxial layer 2 1 for reducing resistance, and the resistance of the lower epitaxial layer is greater than that of the layer 20 Resistor, but with a thicker thickness. In the 600 volt device layer 20 shown in FIG. 3, basically the thickness I of the device is about 10 micrometers, and is greater than the depth of the base contacts 12,13. For high voltage devices, layer 21 is thicker than layer 20. Obviously different values can be used for different crash voltages. Generally, the resistance of the lower layer 21 is higher than the resistance of the layer 20.
I 對於一傳統的6 0 0伏裝置而言,圖1 1的磊晶層1 ;1基本上為2 1. 5〇hm-cm,及5 7微米厚。此產生一導 |通電阻約為0. 6 8歐姆的裝置。依據本發明,由圖3的 I裝置可取代此裝置,其中圖3的裝置中,層20為20 i〇hm-cm (此數值用於一 2 5伏的裝置),而層2 1為2 | 1. 5〇hm-cm材料(傳統上用於6 0 0伏的裝置中)。層 I 20及21的厚度分別為7及48微米。 | 此雙層結構的效應顯示在圖4中,其中該結構具有一I For a conventional 600 volt device, the epitaxial layer 1 of FIG. 11; 1 is substantially 2 1.50 hm-cm, and 57 μm thick. This results in a device with an on-resistance of about 0.68 ohms. According to the present invention, this device can be replaced by the I device of FIG. 3, where in the device of FIG. 3, the layer 20 is 20 μhm-cm (this value is used for a 25 volt device), and the layer 2 1 is 2 | 1.50hm-cm material (traditionally used in 600V installations). Layers I 20 and 21 have thicknesses of 7 and 48 microns, respectively. The effect of this two-layer structure is shown in Figure 4, where the structure has a
|低電阻之上層2 0 。圖4中的線3 0其斜率同於圖2中的 1線。但是,在圖4之曲線下的面積增加2後一由更大之斜 :率的分段3 2所導致的陰影區3 1 。因此,在圖4中,圖 3的下電阻蠢晶層2 0的深度為X:'且區域2 0 ’ 2 1| Low resistance upper layer 2 0. The slope of the line 30 in FIG. 4 is the same as the line 1 in FIG. 2. However, the increase in the area under the curve of Fig. 4 by 2 is followed by the shaded area 3 1 caused by the larger slope of the segment 3 2. Therefore, in FIG. 4, the depth of the lower-resistance stupid crystal layer 20 of FIG. 3 is X: ′ and the region 2 0 ′ 2 1
'的總深度從深度W (對於圖1所示之設計而言)減少為W 〇 結果,圖3的裝置其崩潰電壓如同圖2所示者,考量'The total depth is reduced from the depth W (for the design shown in FIG. 1) to W 〇 As a result, the device of FIG. 3 has a breakdown voltage similar to that shown in FIG. 2.
第8頁 533511 五、發明說明(6) 丨 在圖4中曲線下方的面積約同於圖2之面積。但是,導通 丨 電阻減少,考量蠢晶層的設計由於,而且在第一蟲晶層中 丨 的電阻也減少之故。這些電阻的比較直接列在圖4中,其 :中比較單一及雙磊晶層之總導通電阻。 | 圖5顯示使用單一及雙磊晶結構之對等袅置的崩潰電 丨壓及導通電阻。 Γ 雖然文中已應較佳實施例說明本發明,但嫺熟本技術 - |者需了解可對上述實施例加以更改及變更,而不偏離本發 I明的精神及觀點。因此,本發明不受上述說明之實施例所 j限制’而是為下文的申請專利範圍所限制。 4Page 8 533511 V. Description of the invention (6) 丨 The area under the curve in Figure 4 is about the same as the area in Figure 2. However, the on-resistance is reduced due to the design of the stupid crystal layer, and the resistance in the first parasitic layer is also reduced. The comparison of these resistances is listed directly in Figure 4, which compares the total on-resistance of single and dual epitaxial layers. Figure 5 shows the equivalent breakdown voltage and on-resistance using single and dual epitaxial structures. Γ Although the present invention should be described in the preferred embodiments, those skilled in the art should understand that the above embodiments can be modified and changed without departing from the spirit and perspective of the present invention. Therefore, the present invention is not limited by the embodiment described above, but is limited by the scope of patent application below. 4
第9頁 533511 圖式簡單說明Page 9 533511 Simple illustration
Claims (1)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US32915699A | 1999-06-09 | 1999-06-09 |
Publications (1)
Publication Number | Publication Date |
---|---|
TW533511B true TW533511B (en) | 2003-05-21 |
Family
ID=28791835
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW89111246A TW533511B (en) | 1999-06-09 | 2000-06-09 | Dual epitaxial layer for high voltage vertical conduction power MOSFET devices |
Country Status (2)
Country | Link |
---|---|
DE (1) | DE10085499T5 (en) |
TW (1) | TW533511B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI392086B (en) * | 2004-09-16 | 2013-04-01 | Fairchild Semiconductor | High-voltage P-type metal oxide semiconductor device with improved surface field reduction with stacked heterogeneous doping edges and progressive drift regions |
-
2000
- 2000-06-08 DE DE10085499T patent/DE10085499T5/en not_active Ceased
- 2000-06-09 TW TW89111246A patent/TW533511B/en not_active IP Right Cessation
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI392086B (en) * | 2004-09-16 | 2013-04-01 | Fairchild Semiconductor | High-voltage P-type metal oxide semiconductor device with improved surface field reduction with stacked heterogeneous doping edges and progressive drift regions |
Also Published As
Publication number | Publication date |
---|---|
DE10085499T5 (en) | 2005-04-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10714609B2 (en) | Semiconductor device with stripe-shaped trench gate structures, transistor mesas and diode mesas | |
US9041173B2 (en) | Semiconductor device | |
US8432013B2 (en) | Semiconductor device and a method of manufacturing the same | |
US20190043947A1 (en) | Nanotube semiconductor devices | |
US7910486B2 (en) | Method for forming nanotube semiconductor devices | |
CN104299997B (en) | Charge compensation semiconductor device | |
CN102456716B (en) | Semiconductor device | |
TWI602300B (en) | Super junction semiconductor device and method of manufacturing the same | |
CN105280711A (en) | Charge Compensation Structure and Manufacturing Therefor | |
JP2003534666A (en) | Semiconductor device | |
JPH09298298A (en) | Semiconductor device | |
CN115513297B (en) | Silicon carbide planar MOSFET device and manufacturing method thereof | |
TW533511B (en) | Dual epitaxial layer for high voltage vertical conduction power MOSFET devices | |
CN114038757B (en) | Fabrication method of SIC MOSFET device | |
CN105977308A (en) | Super barrier rectifier device and preparation method thereof | |
US12074079B2 (en) | Wide bandgap semiconductor device with sensor element | |
CN113130647B (en) | Silicon carbide device, preparation method thereof and semiconductor device | |
US11251269B2 (en) | Semiconductor device including trench gate structure and manufacturing method | |
US7482285B2 (en) | Dual epitaxial layer for high voltage vertical conduction power MOSFET devices | |
CN112289845A (en) | Semiconductor device with JFET area layout design | |
RU205193U1 (en) | DMOS transistor with increased threshold voltage | |
JP2712098B2 (en) | Semiconductor device | |
TWI770782B (en) | Shielded gate trench metal oxide semiconductor field effect transistor | |
CN210325806U (en) | A semiconductor device with JFET area layout design | |
CN112768522B (en) | Superjunction device and method of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GD4A | Issue of patent certificate for granted invention patent | ||
MM4A | Annulment or lapse of patent due to non-payment of fees |