KR960005898A - 반도체기판 및 반도체기판의 제조방법 - Google Patents
반도체기판 및 반도체기판의 제조방법 Download PDFInfo
- Publication number
- KR960005898A KR960005898A KR1019950021530A KR19950021530A KR960005898A KR 960005898 A KR960005898 A KR 960005898A KR 1019950021530 A KR1019950021530 A KR 1019950021530A KR 19950021530 A KR19950021530 A KR 19950021530A KR 960005898 A KR960005898 A KR 960005898A
- Authority
- KR
- South Korea
- Prior art keywords
- substrate
- heat treatment
- oxide film
- support substrate
- semiconductor substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/322—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections
- H01L21/3221—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections of silicon bodies, e.g. for gettering
- H01L21/3226—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections of silicon bodies, e.g. for gettering of silicon on insulator
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/18, H10D48/04 and H10D48/07, with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
- H01L21/2003—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy characterised by the substrate
- H01L21/2007—Bonding of semiconductor wafers to insulating substrates or to semiconducting substrates using an intermediate insulating layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Element Separation (AREA)
- Formation Of Insulating Films (AREA)
Abstract
Description
Claims (4)
- 단결성 실리콘으로 이루어진 지지기판(11)과, 이 지지기판(11) 상에 형성된 산화막(12)과, 이 산화막(12)상에 형성된 P형 또는 I형의 단결정 실리콘으로 이루어진 박막(13)을 갖춘 반도체기판에 있어서, 상기 지지기판(11)은 비저항이 0.1Ω· cm 이하로 되도록 보론을 도입한 고농도 P형 기판인 것을 특징으로 하는 반도체기판.
- 제1항에 있어서, 상기 박막(13)의 산소농도를 5 X 1017cm-3이하로 하는 것을 특징으로 하는 반도체기판.
- 보론을 도입한 고농도 P형 단결정 실리콘으로 이루어진 지지기판(11)과, 이 지지기판 상에 형성된 산화막(12) 및, 이 산화막(12) 상에 형성된P형, N형 또는I형 단결정 실리콘으로 이루어진 박막(13)을 갖춘 반도체기판의 제조 방법에 있어서, 상기 지지기판에 대한 환원성 분위기에서의 열처리를 1100℃ 이상에서 30분 이상 행하는 제1열처리 공정도, 이 제1열처리 공정후의 상기 지지기판(11)도, 상기 박막을 형성하기 위한 고농도 P형 실리콘기판을 어느 하나의 기판의 표면에 형성된 상기 산화막(12)을 매기로 접하도록 접착하는 접착공정, 이 접착공정 후의 상기 지지기판(11)과 상기 산화막(12) 및 상기 실리콘 기판의 열처리를 950℃ 이상에서 10분 이상 행하는 제2열처리 공정 및, 이 제2열처리 공정 후의 상기 실리콘기판을 박막화하는 박막화 공정을 구비하여 이루어진 것을 특징으로 하는 반도체 기판의 제조방법.
- 제3항에 있어서, 상기 기판상에 두께가 10nm 이상 5mm 이하의 상기 산화막(12)을 형성하는 공정을 갖춘 것을 특징으로 하는 반도체기판의 제조방법.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6169588A JPH0837286A (ja) | 1994-07-21 | 1994-07-21 | 半導体基板および半導体基板の製造方法 |
JP94-169588 | 1994-07-21 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR960005898A true KR960005898A (ko) | 1996-02-23 |
KR100288815B1 KR100288815B1 (ko) | 2001-11-26 |
Family
ID=15889274
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019950021530A Expired - Fee Related KR100288815B1 (ko) | 1994-07-21 | 1995-07-21 | 반도체기판의제조방법 |
Country Status (3)
Country | Link |
---|---|
EP (1) | EP0697713A1 (ko) |
JP (1) | JPH0837286A (ko) |
KR (1) | KR100288815B1 (ko) |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2806277B2 (ja) * | 1994-10-13 | 1998-09-30 | 日本電気株式会社 | 半導体装置及びその製造方法 |
JP2755185B2 (ja) * | 1994-11-07 | 1998-05-20 | 日本電気株式会社 | Soi基板 |
US6054369A (en) * | 1997-06-30 | 2000-04-25 | Intersil Corporation | Lifetime control for semiconductor devices |
FR2777115B1 (fr) * | 1998-04-07 | 2001-07-13 | Commissariat Energie Atomique | Procede de traitement de substrats semi-conducteurs et structures obtenues par ce procede |
JP3762144B2 (ja) | 1998-06-18 | 2006-04-05 | キヤノン株式会社 | Soi基板の作製方法 |
JP4556255B2 (ja) * | 1998-12-07 | 2010-10-06 | 株式会社デンソー | 半導体装置の製造方法 |
JP2000294549A (ja) * | 1999-02-02 | 2000-10-20 | Nec Corp | 半導体装置及びその製造方法 |
JP4765157B2 (ja) * | 1999-11-17 | 2011-09-07 | 株式会社デンソー | 半導体基板の製造方法 |
JP2003204048A (ja) * | 2002-01-09 | 2003-07-18 | Shin Etsu Handotai Co Ltd | Soiウエーハの製造方法及びsoiウエーハ |
US7713838B2 (en) | 2003-09-08 | 2010-05-11 | Sumco Corporation | SOI wafer and its manufacturing method |
JP2007059704A (ja) * | 2005-08-25 | 2007-03-08 | Sumco Corp | 貼合せ基板の製造方法及び貼合せ基板 |
JP5194508B2 (ja) * | 2007-03-26 | 2013-05-08 | 信越半導体株式会社 | Soiウエーハの製造方法 |
JP2008263087A (ja) | 2007-04-12 | 2008-10-30 | Shin Etsu Chem Co Ltd | Soi基板の製造方法 |
JP5272329B2 (ja) | 2007-05-22 | 2013-08-28 | 信越半導体株式会社 | Soiウエーハの製造方法 |
JP7334698B2 (ja) | 2020-09-11 | 2023-08-29 | 信越半導体株式会社 | Soiウェーハの製造方法及びsoiウェーハ |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2206445A (en) * | 1987-07-01 | 1989-01-05 | Spectrol Reliance Ltd | Method of manufacturing dielectrically isolated integrated circuits and circuit elements |
JP2685819B2 (ja) * | 1988-03-31 | 1997-12-03 | 株式会社東芝 | 誘電体分離半導体基板とその製造方法 |
JPH0237771A (ja) * | 1988-07-28 | 1990-02-07 | Fujitsu Ltd | Soi基板 |
JPH0246770A (ja) * | 1988-08-08 | 1990-02-16 | Seiko Epson Corp | 半導体装置 |
JP2801704B2 (ja) * | 1989-12-11 | 1998-09-21 | 株式会社東芝 | 半導体基板の製造方法 |
JPH05160090A (ja) * | 1991-12-11 | 1993-06-25 | Fujitsu Ltd | 半導体基板の製造方法 |
-
1994
- 1994-07-21 JP JP6169588A patent/JPH0837286A/ja active Pending
-
1995
- 1995-07-21 EP EP95111519A patent/EP0697713A1/en not_active Withdrawn
- 1995-07-21 KR KR1019950021530A patent/KR100288815B1/ko not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
KR100288815B1 (ko) | 2001-11-26 |
EP0697713A1 (en) | 1996-02-21 |
JPH0837286A (ja) | 1996-02-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR960005898A (ko) | 반도체기판 및 반도체기판의 제조방법 | |
US3909332A (en) | Bonding process for dielectric isolation of single crystal semiconductor structures | |
KR850002168A (ko) | 반도체장치 및 노출층을 이용한 제조공정 | |
JPS61292934A (ja) | 半導体素子の製造方法 | |
KR880013232A (ko) | 반도체장치 및 그 제조방법 | |
JPH10256263A (ja) | Soi基板およびその製造方法 | |
JPS635518A (ja) | 半導体装置の製造方法 | |
KR960015929B1 (ko) | 바이폴라 트랜지스터의 매입층 제조방법 | |
JPS55124238A (en) | Method of fabricating semiconductor device | |
JPH0233935A (ja) | 薄膜トランジスタの製造方法 | |
JPS60236243A (ja) | 半導体基板の製造方法 | |
JPS60117785A (ja) | 微結晶性薄膜半導体素子の製造法 | |
JPS63165A (ja) | 半導体装置の製造方法 | |
JP3272908B2 (ja) | 半導体多層材料の製造方法 | |
JPS62216271A (ja) | Mis型半導体装置 | |
JPS63310138A (ja) | シリサイド層を備えた半導体装置 | |
KR920005384A (ko) | 반도체 장치 및 그 제조방법 | |
JPH0294625A (ja) | 多結晶シリコン膜、その膜の形成方法及びその膜を用いた光起電力装置 | |
JPH04293242A (ja) | 薄膜トランジスタの製造方法 | |
JPS56135973A (en) | Manufacture of semiconductor device | |
JPH04307728A (ja) | 半導体装置 | |
KR920003421A (ko) | Soi웨이퍼의 제조방법 | |
JPS5828868A (ja) | 半導体装置 | |
JPS60169168A (ja) | 半導体素子の電極構造 | |
JPS5895868A (ja) | 半導体装置の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19950721 |
|
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19950721 Comment text: Request for Examination of Application |
|
AMND | Amendment | ||
PG1501 | Laying open of application | ||
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19980629 Patent event code: PE09021S01D |
|
AMND | Amendment | ||
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19990225 Patent event code: PE09021S01D |
|
AMND | Amendment | ||
E601 | Decision to refuse application | ||
PE0601 | Decision on rejection of patent |
Patent event date: 19991021 Comment text: Decision to Refuse Application Patent event code: PE06012S01D Patent event date: 19990225 Comment text: Notification of reason for refusal Patent event code: PE06011S01I Patent event date: 19980629 Comment text: Notification of reason for refusal Patent event code: PE06011S01I |
|
AMND | Amendment | ||
J201 | Request for trial against refusal decision | ||
PJ0201 | Trial against decision of rejection |
Patent event date: 20000121 Comment text: Request for Trial against Decision on Refusal Patent event code: PJ02012R01D Patent event date: 19991021 Comment text: Decision to Refuse Application Patent event code: PJ02011S01I Appeal kind category: Appeal against decision to decline refusal Decision date: 20001229 Appeal identifier: 2000101000103 Request date: 20000121 |
|
PB0901 | Examination by re-examination before a trial |
Comment text: Amendment to Specification, etc. Patent event date: 20000121 Patent event code: PB09011R02I Comment text: Request for Trial against Decision on Refusal Patent event date: 20000121 Patent event code: PB09011R01I Comment text: Amendment to Specification, etc. Patent event date: 19990724 Patent event code: PB09011R02I Comment text: Amendment to Specification, etc. Patent event date: 19981128 Patent event code: PB09011R02I Comment text: Amendment to Specification, etc. Patent event date: 19950829 Patent event code: PB09011R02I |
|
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 20000228 Patent event code: PE09021S01D |
|
B701 | Decision to grant | ||
PB0701 | Decision of registration after re-examination before a trial |
Patent event date: 20001229 Comment text: Decision to Grant Registration Patent event code: PB07012S01D Patent event date: 20000211 Comment text: Transfer of Trial File for Re-examination before a Trial Patent event code: PB07011S01I |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20010212 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 20010213 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |
Termination category: Default of registration fee Termination date: 20050111 |