KR930009259A - Linear interpolation circuit - Google Patents
Linear interpolation circuit Download PDFInfo
- Publication number
- KR930009259A KR930009259A KR1019910017887A KR910017887A KR930009259A KR 930009259 A KR930009259 A KR 930009259A KR 1019910017887 A KR1019910017887 A KR 1019910017887A KR 910017887 A KR910017887 A KR 910017887A KR 930009259 A KR930009259 A KR 930009259A
- Authority
- KR
- South Korea
- Prior art keywords
- clock
- output
- delay unit
- linear interpolation
- interpolation circuit
- Prior art date
Links
- 238000010586 diagram Methods 0.000 description 3
- 238000006243 chemical reaction Methods 0.000 description 1
Landscapes
- Analogue/Digital Conversion (AREA)
- Noise Elimination (AREA)
Abstract
본 발명은 D/A변환된 아날로그 신호에 불연속성을 줄여 이에 따른 잡음을 감소시키는 리니어 보간 회로로써, 구성은 디지털 신호를 제1클럭에 의해 동작하는 지연기(U1,U5)와, 지연기(U5)의 출력을 제1클럭에 의해 동작하는 지연기(U6)와, 상기 디지털신호와 지연기(U1)의 출력을 입력으로 하는 가산기와, 가산기의 출력을 와이어 쉬프트(+2)하고 제1클럭과 제2클럭에 의해 동작하는 지연기(U4)와, 상기 지연기(U6)의 출력과 지연기 (U4)의 출력을 제2클럭에 의해 동작하는 D/A변환기로 이루어진다.The present invention is a linear interpolation circuit that reduces discontinuities in a D / A-converted analog signal, thereby reducing noise. The configuration includes delayers U 1 and U 5 for operating a digital signal by a first clock, (5 U) and the retarder (6 U) operated by the output of the first clock, the wire adder and an output of the adder to an output of the digital signal and the delay unit (U 1) to the shift input (+2 D / A which operates the delay unit U 4 operated by the first clock and the second clock, and the output of the delay unit U 6 and the output of the delay unit U 4 by the second clock. Made of a transducer.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음Since this is an open matter, no full text was included.
제2도는 종래의 D/A변환된 아날로그 신호 설명도,2 is a schematic diagram of a conventional D / A converted analog signal,
제3도는 본 발명의 D/A변환 블럭도,3 is a block diagram of a D / A conversion of the present invention;
제4도는 본 발명에 따른 클럭 타이밍도.4 is a clock timing diagram in accordance with the present invention.
Claims (2)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019910017887A KR930009259A (en) | 1991-10-11 | 1991-10-11 | Linear interpolation circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019910017887A KR930009259A (en) | 1991-10-11 | 1991-10-11 | Linear interpolation circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
KR930009259A true KR930009259A (en) | 1993-05-22 |
Family
ID=67433819
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019910017887A KR930009259A (en) | 1991-10-11 | 1991-10-11 | Linear interpolation circuit |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR930009259A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100241836B1 (en) * | 1995-03-16 | 2000-02-01 | 니시무로 타이죠 | Liquid crystal display element |
-
1991
- 1991-10-11 KR KR1019910017887A patent/KR930009259A/en not_active Application Discontinuation
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100241836B1 (en) * | 1995-03-16 | 2000-02-01 | 니시무로 타이죠 | Liquid crystal display element |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR950022164A (en) | Data converter | |
DE3373856D1 (en) | Direct digital to digital sampling rate conversion method and apparatus | |
EP0843503A3 (en) | Circuit for obtaining a surround sound effect | |
CA2202538A1 (en) | Time compression/expansion without pitch change | |
GB1380167A (en) | Code converters | |
KR930009259A (en) | Linear interpolation circuit | |
KR890011192A (en) | Digital FM Demodulator | |
WO1997009788A3 (en) | A/d conversion with folding and interpolation | |
KR850007175A (en) | PCM code decoder | |
KR880009483A (en) | Input circuit for digital phase look loop | |
JPS57140026A (en) | Digital-to-analog converting circuit | |
KR960008785A (en) | Digital noise attenuator | |
SU1172045A1 (en) | Device for generating bipulse signal | |
KR910004000A (en) | Synchronizer for Image Display Device | |
EP0597123A4 (en) | D/a converter and a/d converter. | |
JPS57123730A (en) | Da converting circuit | |
KR960020009A (en) | Frequency conversion method of digital audio system | |
KR980004361A (en) | De-emphasis filter circuit for digital / analog converter | |
KR970013786A (en) | Sigma-delta modulation type analog / digital converter | |
KR940027329A (en) | Chopper Stabilized Sigma-Delta Analog to Digital Converters | |
KR930001573A (en) | On-chip oscillator | |
KR930014490A (en) | Conversion method by section of AC coefficient | |
KR930020987A (en) | Line interpolation signal generator and method using line memory and TTL | |
KR960043489A (en) | Digital interpolation filter | |
JPH04349720A (en) | A/d converter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19911011 |
|
PG1501 | Laying open of application | ||
PC1203 | Withdrawal of no request for examination | ||
WITN | Application deemed withdrawn, e.g. because no request for examination was filed or no examination fee was paid |