JPS57161916A - Device for data transfer between input and output device using offset system and block multiplexer channel - Google Patents
Device for data transfer between input and output device using offset system and block multiplexer channelInfo
- Publication number
- JPS57161916A JPS57161916A JP4560781A JP4560781A JPS57161916A JP S57161916 A JPS57161916 A JP S57161916A JP 4560781 A JP4560781 A JP 4560781A JP 4560781 A JP4560781 A JP 4560781A JP S57161916 A JPS57161916 A JP S57161916A
- Authority
- JP
- Japan
- Prior art keywords
- data
- input
- register
- buffer
- channel
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000005540 biological transmission Effects 0.000 abstract 3
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/10—Program control for peripheral devices
- G06F13/12—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
- G06F13/122—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware performs an I/O function other than control of data transfer
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
Abstract
PURPOSE:To take transmission data of an input/output device into a channel surely to process data between the input/output device and the channel in a high speed at every constant time successively, by providing two registers in the channel. CONSTITUTION:When an operation start instruction is issued from CPU to a block multiplexer channel (BMC)1, the BMC1 is operated. Data S1 and a transmission report signal arrive at the BMC1 through a data bus 4 and a signal line 2 respectively at a time t0 and are input to a register 11. Data S1 is held because the data processing is executed in a buffer 13, and data S1 is transfered to the register 13 when the buffer 13 becomes idle, and contents of the register 11 are cleared. Data d1 transmitted before data S1 is stored in a register 12 together with the transmission report signal similarly. Data d1 is held in the register 12 because the buffer 13 is full of data S1. After the occupation of the buffer 13 by data S1, data d1 is transferred to the buffer 13.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP4560781A JPS57161916A (en) | 1981-03-30 | 1981-03-30 | Device for data transfer between input and output device using offset system and block multiplexer channel |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP4560781A JPS57161916A (en) | 1981-03-30 | 1981-03-30 | Device for data transfer between input and output device using offset system and block multiplexer channel |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS57161916A true JPS57161916A (en) | 1982-10-05 |
Family
ID=12724040
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP4560781A Pending JPS57161916A (en) | 1981-03-30 | 1981-03-30 | Device for data transfer between input and output device using offset system and block multiplexer channel |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS57161916A (en) |
-
1981
- 1981-03-30 JP JP4560781A patent/JPS57161916A/en active Pending
Similar Documents
Publication | Publication Date | Title |
---|---|---|
YU45696B (en) | COMMUNICATION MULTIPLEXER DEVICE WITH VARIABLE PRIORITY PROGRAM | |
JPS57161916A (en) | Device for data transfer between input and output device using offset system and block multiplexer channel | |
JPS5699530A (en) | Information transfer system | |
JPS54103649A (en) | Data transmission control system between arithmetic control elements | |
JPS57166759A (en) | Controlling method for common input/output bus | |
KR890013568A (en) | Data transmission controller | |
JPS573126A (en) | Input and output controlling system | |
JPS5760435A (en) | Data transfer controlling system | |
JPS54140439A (en) | Composite computer device | |
JPS56168254A (en) | Advance control system for input/output control unit | |
JPS5595139A (en) | Interruption system as to communication controller | |
JPS5685133A (en) | Device number setting system | |
JPS6428763A (en) | Data transfer system | |
JPS5776621A (en) | Data processing system having input and output system | |
JPS56114026A (en) | Data processor | |
JPS57164355A (en) | Input and output interface device | |
JPS5714944A (en) | Input/output sysytem | |
JPS5725747A (en) | Transmission control system of time division data | |
JPS5773435A (en) | Channel buffer control system | |
JPS5587219A (en) | Connection system for process input-output unit | |
JPH01291350A (en) | Channel device | |
JPS5445160A (en) | Telemeter apparatus | |
JPS5697131A (en) | Command chain method for input and output system | |
JPS54133849A (en) | Data transfer control system | |
JPS5682927A (en) | Method and device for inputting and outputting data |