EP0041809A2 - Digitaler Phasenfolgedetektor - Google Patents
Digitaler Phasenfolgedetektor Download PDFInfo
- Publication number
- EP0041809A2 EP0041809A2 EP81302402A EP81302402A EP0041809A2 EP 0041809 A2 EP0041809 A2 EP 0041809A2 EP 81302402 A EP81302402 A EP 81302402A EP 81302402 A EP81302402 A EP 81302402A EP 0041809 A2 EP0041809 A2 EP 0041809A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- signal
- logic
- phasor
- squared
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000819 phase cycle Methods 0.000 title claims abstract description 19
- 230000000295 complement effect Effects 0.000 claims description 12
- 230000004044 response Effects 0.000 claims description 3
- 230000009977 dual effect Effects 0.000 description 5
- 230000001681 protective effect Effects 0.000 description 5
- 238000010586 diagram Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000007704 transition Effects 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000012544 monitoring process Methods 0.000 description 1
- 230000002085 persistent effect Effects 0.000 description 1
- 230000036962 time dependent Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H3/00—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
- H02H3/38—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to both voltage and current; responsive to phase angle between voltage and current
- H02H3/382—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to both voltage and current; responsive to phase angle between voltage and current involving phase comparison between current and voltage or between values derived from current and voltage
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R29/00—Arrangements for measuring or indicating electric quantities not covered by groups G01R19/00 - G01R27/00
- G01R29/18—Indicating phase sequence; Indicating synchronism
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R25/00—Arrangements for measuring phase angle between a voltage and a current or between voltages or currents
- G01R25/005—Circuits for comparing several input signals and for indicating the result of this comparison, e.g. equal, different, greater, smaller, or for passing one of the input signals as output signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/22—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
- H03K5/26—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being duration, interval, position, frequency, or sequence
Definitions
- the invention relates in general to phase sequence detectors, and more specifically to digital phase sequence detectors which operate independently of signal magnitudes.
- phase sequence detector arrangements utilize a large plurality of discrete components interconnected according to the dictates of special circuitry.
- the discrete components such as transistors, resistors, Zener diodes, conventional diodes, controlled rectifiers, and capacitors require considerable printed circuit board space, and also labor to manufacture them.
- This circuitry is also signal magnitude dependent because of the Zener diodes, and pulse stretchers are required to hold the output signal for a predetermined period of time.
- the chief object of the present invention is to provide a new and improved phase sequence detector which is completely digital, with no dependence upon magnitude values, which may be manufactured from standard i.e. logic packages, which does not require flip-flops or other memory elements which require a clock for input signal synchronization, which does not require pulse stretchers and which is not time dependent.
- a digital phase sequence detector characterized by being constructed of standard logic gates devoid of memory elements, which detects phase sequence between first and second phasors, providing a change in its output as the first and second phasors exchange lead and lag positions, which change persists as long as the new relationship persists, comprising: means providing a first phasor, means squaring the waveform of said first phasor to provide a squared first phasor signal (V P ), and its signal complement Vp, means providing a second phasor, means squaring the waveform of said second phasor to provide a squared second phasor signal (V O ), and its signal complement ( V O ), first logic means providing a first feedback signal (Y 1 ), and its signal complement (Y 1 ), second logic means providing a second feedback signal (Y 2 ), and its signal complement (Y 2 ), said first logic means being responsive to signals (V O , Vp and Y 1 ) such
- the present invention is a new and improved phase sequence detector which is completely digital, eliminating dependence upon signal magnitude values.
- the improved digital phase sequence detector provides an output signal having a logic level indicative of which of two phasors being compared is leading, and the output persists without pulse stretchers, timers, or the like, as long as the relationship indicated persists.
- the improved phase sequence detector does not require special circuits, utilizing standard logic gates which are available as standard i.c.'s, greatly reducing the printed circuit board area required, and the labor for manufacturing the boards.
- the detector utilizes asynchronous sequential logic without resorting to flip-flops or other memory elements which require a clock for synchronizing inputs, often used with such circuits.
- Certain types of apparatus require the phase sequence between two phasors to be compared or detected, with the comparator or detector providing a signal when the lead-lag relationship between them changes.
- An example of such apparatus is a protective relay for monitoring electrical power transmission lines of the type which provides a polarizing signal and an operate signal. In the absence of a fault in the protected zone of the relay, the polarizing signal leads the operate signal. If the operate signal should lead the polarizing signal, indicating a fault in the protective zone, this fact should be immediately noted and a signal generated which will trip the requisite circuit breakers to isolate the fault.
- Figure 1 is a schematic diagram of a digital phase sequence detector 10 constructed according to the teachings of the invention, which is suitable for comparing the polarizing and operate phasors in a protective relay system, or for any other application which must monitor and detect the phase relationship between two phasors.
- the first phasor source is indicated generally at 12, with its sinusoidal waveform being squared in a suitable waveform squaring circuit 14.
- Circuit 14 may utilize operational amplifiers in an arrangement well known in the art.
- the squared waveform at the output of the waveform squarer 14 is referenced Vp, as it will be assumed that it represents the polarizing signal in the protective relay application of the comparator 10.
- An inverter or NOT gate 16 provides the complement V 0 .
- the second phasor source is indicated generally at 18, with the sinusoidal waveform of the second phasor being squared in a waveform squarer 20.
- the output of waveform squarer 20 is referenced V 0 , to indicate the "operate" signal in the protective relay application, and a NOT gate 22 provides the complement V 0 .
- Figures 2 and 3 are graphs which illustrate the two different phase relationships which may exist between signals V 0 and Vp.
- the polarizing signal Vp leads the operate signal V 0 , providing the binary sequence 00-01-11-10 between the compared signals. Since this is the normal or no-fault sequence, the comparator 10 should have a logic zero output in response to this binary sequence.
- the operate signal V a leads the polarizing signal Vp, providing the binary sequence 00-10-11-01 between the compared signals. This is the "fault" sequence and the output of detector 10 should switch to a logic one when the sequence changes from that shown in Figure 2 to that shown in Figure 3.
- the circuitry for responding properly to the two different binary sequences shown in Figures 2 and 3 is shown in Figure 1, and it includes first, second and third logic circuits 24, 26 and 28, respectively. It will be noted that these logic circuits are constructed entirely of standard logic gates, which are available as standard integrated circuits.
- the first and second logic circuits 24 and 26 are feedback circuits which determine the stable state of comparator 10.
- logic circuit 24 includes first, second and third dual input NAND gates 30, 32 and 34, respectively, and a three-input NAND gate 36.
- the outputs of the dual input NAND gates 30, 32 and 34 provide the three inputs to NAND gate 36, and the output of NAND gate 36 provides a first feedback signal Y 1 .
- a NOT gate 38 provides the complement Y 1 .
- Signals V O and Vp provide the inputs to NAND gate 30, signals Vp and Y 1 provide the input to NAND gate 32, and signals V O and Y 1 provide the inputs to NAND gate 34.
- the first feedback signal Y 1 is determined by the logic equation:
- Logic circuit 26 includes first, second and third NAND gates 40, 42 and 44, respectively, and a three input NAND gate 46.
- the outputs of the dual input NAND gates 40, 42 and 44 provide the three inputs to NAND gate 46, and the output of NAND gate 46 provides a second feedback signal Y 2 .
- a NOT gate 48 provides the complement Y 2 .
- Signals V O and Vp provide the inputs to NAND gate 40, signals Vp and Y 2 provide the inputs to NAND gate 42, and signals V O and Y 2 provide the inputs to NAND gate 44.
- the second feedback signal Y 2 is determined by the logic equation:
- the third logic circuit 28 includes first, second, third and fourth three-input NAND gates 50, 52, 54 and 56, respectively, first, second and third dual input NAND gate; 58, 60 and 62, respectively, and first and second NOT gates 64 and 66, respectively.
- Inputs to NAND gate 50 are provided by signals V O , Y 1 , and Y 2
- the inputs to NAND gate 52 are provided by signals Y 2 , Y 1 and Vp.
- the outputs of NAND gates 50 and 52 provide the inputs to NAND gate 58.
- the output of NAND gate 58 is inverted by NOT gate 64 and applied to one of the inputs to NAND gate 62.
- Inputs to NAND gate 54 are provided by signals V O , Y 2 and Y 1
- inputs to NAND gate 56 are provided by signals Y 1 , Vp and Y 2 .
- the outputs of NAND gates 54 and 56 provide the inputs to NAND gate 60.
- the output of NAND gate 60 is inverted by NOT gate 66 and applied to the other input of NAND gate 62.
- NAND gate 62 referenced Z
- Z is the output signal of the comparator 10, with this input signal having a logic level indicative of the lead-lag relationship between the phasors being compared.
- Signal Z is determined by the following logic equation:
- the stable and unstable states of comparator 10 are illustrated by the transition table shown in Figure 4.
- the binary sequence of signals V O and Vp is selected across the top of the table, above the four vertical columns, and the present state of the feedback signals Y l and Y 2 are selected across the lefthand side of the table, adjacent to the four horizontal rows.
- the box formed at the intersection of the pertinent column and row is then examined, with the next state of signals Y l Y 2 being shown in the upper lefthand side of the box, and the logic output level Z of comparator 10 being shown in the lower righthand side of the box. If the next state listed for Y 1 Y 2 is a stable state, it is indicated by a circle around the values for Y 1 Y 2 .
- V O V P For example, following the binary sequence for V O V P shown in Figure 2, if V O V P are 00, assume Y 1 Y 2 are 00, and the next state of Y 1 Y 2 would be 00, which is circled a stable state. The ouput indicated is a logic zero.
- the next state listed for Y 1 Y 2 is 01, which is uncircled, indicating an unstable state. Thus, move down to the second row in the same column which is identified by 01, and the next state will be 01 circled, a stable state, which produces the required logic zero output. If the next sequence for V O V P is 11, an unstable state of 11 is indicated, requiring proceeding to the third row in the same column to find a stable state, which indicates the output is a logic zero.
- V O V P 00
- Y l Y 2 01
- a stable state indicating that the next state for Y 1 Y 2 will be 01.
- V O V P changes to 10 an unstable state 00 is indicated. Proceeding to row 00 in this same column, a stable state of 00 is indicated, and the proper Z output of logic one is indicated. Going next to a V O V P of 11 shows an unstable state of 10, and proceeding to the fourth row in this column, a stable state is indicated which produces the required logic one output.
- detector 10 will output a logic zero, as just described. If the sequence should change to that of Figure 3, indicating a change in the lead-lag relationship between the signals, the detector output will immediately change to a logic one, and it will remain at the logic one level as long as this new lead-lag relationship exists. For example, using the previous example for Figure 2, the last step had a present state of 01 for Y 1 Y 2 and V 0 Vp going to 11 which produced an indication of an unstable state at their intersection, and directed an advance to the third row in the same column which produced a logic zero output. If the sequence should now go to 01 for V O V P , with Y l Y 2 still 11, of course, the interception finds a stable state with the output for detector 10 being a logic one instead of a logic zero, to indicate the new lead-lag relationship.
- HTL high threshold logic family
- Detector 10 should fail in the safe mode, in the event the polarizing signal Vp is lost for some reason. This may be accomplished by dividing signal Vp into two signals Vpp and Vp N via means 70, with signal Vpp being a logic signal which is at the logic one level during the presence of the positive half cycle of Vp and with signal V PN being a logic signal which is at the logic one level during the presence of the negative half cycles of signal Vp.
- means 70 may include an operational amplifier to provide logic one signals during the negative half cycles of signal V P .
- Signals Vpp and V PN are applied to a logic circuit 72 which includes NOT gates 74, 76 and 78 and dual input NAND gates 80 and 82. Signals Vpp and Vp N are input to NOT gates 74 and 76, respectively, and the outputs of gates 74 and 76 are applied to the inputs of NAND gate 80. As long as one of the signals Vpp and V PN is a logic one, indicating presence of signal Vp, the output of NAND gate 80 will be a logic one. Should signal Vp be lost, the output of NAND gate 80 will go low.
- NAND gate 80 provides one input to NAND gate 82, and signal Z from NAND gate 62 provides the other input.
- the output of NAND gate 82 is applied to NOT gate 78, and the output of NOT gate 78 provides the output of detector 10, referenced Z'.
- Signal Z' will follow signal Z as long as signal Vp is present. Should signal
- Vp be lost, gate 82 will be blocked by the low output of NAND gate 80, and signal Z' will be a logic zero regardless of the level of signal Z, which is the "safe" or non-operate condition.
- the disclosed detector requires no special circuits which must be made up of discrete components, enabling standard logic gates to be used which are readily available as i.c. packages.
- the detector provides the logic output level indicative of the present lead-lag relationship between two phases, with the logic level persisting as long as the indicated lead-lag relationship exists.
- the disclosed detector eliminates the need for pulse stretcher and/or timers on the output. A change in the lead-lag relationship is instantly detected and noted by a change in the output level of the detector, thus eliminating delays associated with certain prior art arrangements.
- the disclosed phase sequence detector is asynchronous, having no flip-flops or other memory elements which require clock synchronization of the input signals.
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Manipulation Of Pulses (AREA)
- Emergency Protection Circuit Devices (AREA)
- Measurement Of Current Or Voltage (AREA)
- Electric Clocks (AREA)
- Investigating Or Analyzing Materials By The Use Of Magnetic Means (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/158,105 US4337435A (en) | 1980-06-10 | 1980-06-10 | Digital phase sequence detector |
US158105 | 1980-06-10 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP0041809A2 true EP0041809A2 (de) | 1981-12-16 |
EP0041809A3 EP0041809A3 (en) | 1982-05-12 |
EP0041809B1 EP0041809B1 (de) | 1985-02-06 |
Family
ID=22566704
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP81302402A Expired EP0041809B1 (de) | 1980-06-10 | 1981-06-01 | Digitaler Phasenfolgedetektor |
Country Status (9)
Country | Link |
---|---|
US (1) | US4337435A (de) |
EP (1) | EP0041809B1 (de) |
JP (1) | JPS5726766A (de) |
KR (1) | KR830006984A (de) |
BR (1) | BR8103596A (de) |
DE (1) | DE3168747D1 (de) |
ES (1) | ES502873A0 (de) |
MX (1) | MX150200A (de) |
ZA (1) | ZA813595B (de) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0787304A1 (de) * | 1994-10-20 | 1997-08-06 | ABB POWER T & D COMPANY INC. | Digitaler komparator |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4446389A (en) * | 1982-03-15 | 1984-05-01 | Ampex Corporation | Quadrature tach decoder circuit |
US4520449A (en) * | 1982-07-19 | 1985-05-28 | Allied Corporation | Phase angle detector |
JPS5949561A (ja) * | 1982-09-14 | 1984-03-22 | Mita Ind Co Ltd | 複写紙の搬送方法 |
JPS63225173A (ja) * | 1987-03-16 | 1988-09-20 | Hioki Denki Kk | 検相器 |
JPH04262618A (ja) * | 1991-02-18 | 1992-09-18 | Advantest Corp | 位相検波器 |
US6998883B2 (en) * | 2004-02-25 | 2006-02-14 | Analog Devices, Inc. | Synchronization of signals |
US7098833B2 (en) * | 2004-06-04 | 2006-08-29 | Texas Instruments Incorporated | Tri-value decoder circuit and method |
US7936167B2 (en) * | 2008-06-17 | 2011-05-03 | Bwi Company Limited S.A. | Rotary velocity sensor and rotary position and velocity sensor |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3517322A (en) * | 1968-01-22 | 1970-06-23 | Atomic Energy Commission | Phase detector |
DE2654211A1 (de) * | 1975-12-01 | 1977-06-02 | Gen Electric | Einrichtung zur anzeige der aufeinanderfolge von wechselstrom-eingangssignalen |
DE2842279A1 (de) * | 1978-09-28 | 1980-04-17 | Siemens Ag | Schaltungsanordnung zur bestimmung der gegenseitigen phasenlage zweier zueinander in beziehung zu setzender flanken zweier signale oder impulse |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3430148A (en) * | 1966-03-14 | 1969-02-25 | Xerox Corp | Phase comparator circuit for providing varying width signal which is a function of phase difference and angle of two input signals |
US3588710A (en) * | 1968-08-05 | 1971-06-28 | Westinghouse Electric Corp | Digital phase detection circuitry |
BE792458A (fr) * | 1971-12-10 | 1973-03-30 | Telettra Lab Telefon | Systeme et dispositif d'un detecteur phase-frequence entre signaux electriques |
US3755747A (en) * | 1972-09-25 | 1973-08-28 | Gen Motors Corp | Circuit for producing an output signal pulse of a width equal to the period between separated input signal pulse pairs |
SE385638B (sv) * | 1974-09-19 | 1976-07-12 | Asea Ab | Anordning for att bestemma fasleget mellan minst tva signaler |
-
1980
- 1980-06-10 US US06/158,105 patent/US4337435A/en not_active Expired - Lifetime
-
1981
- 1981-05-27 ZA ZA00813595A patent/ZA813595B/xx unknown
- 1981-06-01 EP EP81302402A patent/EP0041809B1/de not_active Expired
- 1981-06-01 DE DE8181302402T patent/DE3168747D1/de not_active Expired
- 1981-06-08 BR BR8103596A patent/BR8103596A/pt unknown
- 1981-06-09 MX MX187722A patent/MX150200A/es unknown
- 1981-06-09 ES ES502873A patent/ES502873A0/es active Granted
- 1981-06-10 KR KR1019810002071A patent/KR830006984A/ko unknown
- 1981-06-10 JP JP8834281A patent/JPS5726766A/ja active Pending
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3517322A (en) * | 1968-01-22 | 1970-06-23 | Atomic Energy Commission | Phase detector |
DE2654211A1 (de) * | 1975-12-01 | 1977-06-02 | Gen Electric | Einrichtung zur anzeige der aufeinanderfolge von wechselstrom-eingangssignalen |
DE2842279A1 (de) * | 1978-09-28 | 1980-04-17 | Siemens Ag | Schaltungsanordnung zur bestimmung der gegenseitigen phasenlage zweier zueinander in beziehung zu setzender flanken zweier signale oder impulse |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0787304A1 (de) * | 1994-10-20 | 1997-08-06 | ABB POWER T & D COMPANY INC. | Digitaler komparator |
EP0787304A4 (de) * | 1994-10-20 | 1998-06-17 | Abb Power T & D Co | Digitaler komparator |
Also Published As
Publication number | Publication date |
---|---|
ZA813595B (en) | 1982-09-29 |
BR8103596A (pt) | 1982-03-02 |
ES8300204A1 (es) | 1982-10-01 |
ES502873A0 (es) | 1982-10-01 |
JPS5726766A (en) | 1982-02-12 |
DE3168747D1 (en) | 1985-03-21 |
US4337435A (en) | 1982-06-29 |
KR830006984A (ko) | 1983-10-12 |
EP0041809A3 (en) | 1982-05-12 |
MX150200A (es) | 1984-03-29 |
EP0041809B1 (de) | 1985-02-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4539682A (en) | Method and apparatus for signaling on-line failure detection | |
US4337435A (en) | Digital phase sequence detector | |
US4189635A (en) | Self-test circuit apparatus | |
US4446437A (en) | Pulse monitor circuit | |
US4342112A (en) | Error checking circuit | |
US4314301A (en) | Protective relaying devices | |
US3755711A (en) | Asymmetry protection arrangement for series-connected capacitor units | |
KR960029805A (ko) | 비정상 전류를 이용하는 고장 블럭 검출 시스템 | |
US4322771A (en) | Triac-protected output circuit | |
US2385219A (en) | Protection of electric systems | |
JP3257143B2 (ja) | 保護リレーのダイナミックレンジ拡大方法 | |
SU651351A1 (ru) | Устройство дл контрол логических блоков | |
RU1802407C (ru) | Мажоритарное устройство | |
SU1065994A1 (ru) | Устройство дл защиты тиристоров компенсатора реактивной мощности | |
SU645160A2 (ru) | Устройство дл указани неисправности в дублированных дискретных автоматах | |
SU885930A1 (ru) | Устройство дл контрол исправности цепей защиты в трехфазном исполнении | |
SU898634A1 (ru) | Резервированное устройство | |
JPS6239910A (ja) | タイマ要素故障検出回路 | |
SU417773A1 (de) | ||
JPS57139815A (en) | Fault diagnostic device | |
SU1226657A1 (ru) | Устройство контрол счетчика | |
JPS5642862A (en) | Fault detecting system for electronic computer | |
JPS6412164B2 (de) | ||
JPH031734A (ja) | クロックスリップ検出回路 | |
JPS6310650B2 (de) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Designated state(s): DE FR GB IT SE |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Designated state(s): DE FR GB IT SE |
|
17P | Request for examination filed |
Effective date: 19821112 |
|
ITF | It: translation for a ep patent filed | ||
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Designated state(s): DE FR GB IT SE |
|
REF | Corresponds to: |
Ref document number: 3168747 Country of ref document: DE Date of ref document: 19850321 |
|
ET | Fr: translation filed | ||
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SE Effective date: 19850602 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee | ||
26N | No opposition filed | ||
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 19860228 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Effective date: 19860301 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Effective date: 19881118 |
|
EUG | Se: european patent has lapsed |
Ref document number: 81302402.3 Effective date: 19860728 |