DE3481673D1 - Getaktete logische schaltung. - Google Patents
Getaktete logische schaltung.Info
- Publication number
- DE3481673D1 DE3481673D1 DE8484115999T DE3481673T DE3481673D1 DE 3481673 D1 DE3481673 D1 DE 3481673D1 DE 8484115999 T DE8484115999 T DE 8484115999T DE 3481673 T DE3481673 T DE 3481673T DE 3481673 D1 DE3481673 D1 DE 3481673D1
- Authority
- DE
- Germany
- Prior art keywords
- clocked
- logical circuit
- logical
- circuit
- clocked logical
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/131—Digitally controlled
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/135—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0337—Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
- H04L7/0338—Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals the correction of the phase error being performed by a feed forward loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K2005/00013—Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
- H03K2005/0015—Layout of the delay element
- H03K2005/00234—Layout of the delay element using circuits having two logic levels
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Pulse Circuits (AREA)
- Logic Circuits (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Manipulation Of Pulses (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58251522A JPS60143017A (ja) | 1983-12-29 | 1983-12-29 | クロツク同期式論理装置 |
Publications (1)
Publication Number | Publication Date |
---|---|
DE3481673D1 true DE3481673D1 (de) | 1990-04-19 |
Family
ID=17224060
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE8484115999T Expired - Fee Related DE3481673D1 (de) | 1983-12-29 | 1984-12-20 | Getaktete logische schaltung. |
Country Status (4)
Country | Link |
---|---|
US (1) | US4719365A (de) |
EP (1) | EP0183875B1 (de) |
JP (1) | JPS60143017A (de) |
DE (1) | DE3481673D1 (de) |
Families Citing this family (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3675309D1 (de) * | 1985-08-19 | 1990-12-06 | Siemens Ag | Synchronisierungseinrichtung. |
US4719375A (en) * | 1986-05-09 | 1988-01-12 | The United States Of America As Represented By The United States Department Of Energy | High resolution digital delay timer |
FR2608863B1 (fr) * | 1986-12-19 | 1994-04-29 | Nec Corp | Circuit integre logique comportant des bascules electroniques d'entree et de sortie pour stabiliser les durees des impulsions |
JPS63228206A (ja) * | 1987-03-17 | 1988-09-22 | Nec Corp | クロツク分配方式 |
JPH01149516A (ja) * | 1987-12-04 | 1989-06-12 | Mitsubishi Electric Corp | クロック発生装置 |
JPH01190121A (ja) * | 1988-01-26 | 1989-07-31 | Matsushita Electric Works Ltd | リセット同期遅延回路 |
JPH07120225B2 (ja) * | 1988-04-15 | 1995-12-20 | 富士通株式会社 | 半導体回路装置 |
US4965524A (en) * | 1988-06-09 | 1990-10-23 | National Semiconductor Corp. | Glitch free clock select |
JPH0732389B2 (ja) * | 1989-09-22 | 1995-04-10 | 日本電気株式会社 | クロツクジツタ抑圧回路 |
US5465062A (en) * | 1990-04-30 | 1995-11-07 | Rohm Corporation | Transition detector circuit |
JP2966491B2 (ja) * | 1990-08-20 | 1999-10-25 | 株式会社アドバンテスト | 広帯域パルスパターン発生器 |
DE4037062C2 (de) * | 1990-11-22 | 1996-05-23 | Broadcast Television Syst | Schaltungsanordnung zur Synchronisierung eines asynchronen Datensignals |
JPH04268811A (ja) * | 1991-02-22 | 1992-09-24 | Yokogawa Hewlett Packard Ltd | タイミングジェネレータ |
US5144170A (en) * | 1991-06-28 | 1992-09-01 | Motorola, Inc. | Circuit and method of aligning clock signals |
US5206889A (en) * | 1992-01-17 | 1993-04-27 | Hewlett-Packard Company | Timing interpolator |
US5420467A (en) * | 1992-01-31 | 1995-05-30 | International Business Machines Corporation | Programmable delay clock chopper/stretcher with fast recovery |
US5371416A (en) * | 1993-04-05 | 1994-12-06 | Motorola, Inc. | Circuit and method of synchronizing clock signals |
KR960002463B1 (ko) * | 1993-12-11 | 1996-02-17 | 한국전기통신공사 | 고속데이타 전송에서의 디지틀 데이타 리타이밍 장치 |
AU1841895A (en) * | 1994-02-15 | 1995-08-29 | Rambus Inc. | Delay-locked loop |
FR2718903B1 (fr) * | 1994-04-13 | 1996-05-24 | Bull Sa | Circuit à retard réglable. |
US6239627B1 (en) * | 1995-01-03 | 2001-05-29 | Via-Cyrix, Inc. | Clock multiplier using nonoverlapping clock pulses for waveform generation |
US5900761A (en) * | 1995-01-24 | 1999-05-04 | Advantest Corporation | Timing generating circuit and method |
US5646568A (en) * | 1995-02-28 | 1997-07-08 | Ando Electric Co., Ltd. | Delay circuit |
EP0829135B1 (de) | 1995-05-26 | 2002-09-18 | Rambus Inc. | Phasenschieber und verfahren zur phasenverschiebung |
WO1997042707A1 (de) * | 1996-05-06 | 1997-11-13 | Siemens Aktiengesellschaft | Taktsignalgenerator |
US5903176A (en) * | 1996-09-04 | 1999-05-11 | Litton Systems, Inc. | Clock circuit for generating a high resolution output from a low resolution clock |
KR100513819B1 (ko) * | 1997-04-10 | 2006-04-06 | 매그나칩 반도체 유한회사 | Cmos 회로를 위한 삼각형 그리드 기반의 테이블 모델링 및 인터폴레이팅 방법 |
JPH1124785A (ja) | 1997-07-04 | 1999-01-29 | Hitachi Ltd | 半導体集積回路装置と半導体メモリシステム |
JP3789247B2 (ja) * | 1999-02-26 | 2006-06-21 | Necエレクトロニクス株式会社 | クロック周期検知回路 |
JP3418712B2 (ja) * | 2000-09-29 | 2003-06-23 | 富士通カンタムデバイス株式会社 | 位相比較回路 |
DE60106754T2 (de) * | 2001-08-22 | 2005-12-22 | Infineon Technologies Ag | Verfahren und Vorrichtung zum Ändern des Profils eines Pulses |
EP1396786A1 (de) * | 2002-09-03 | 2004-03-10 | STMicroelectronics Limited | Brückenschaltung zur Neutaktung in einer integrierten Halbleiterschaltung |
US7327181B2 (en) * | 2004-02-19 | 2008-02-05 | Mitsubishi Denki Kabushiki Kaisha | Multiple phase simultaneous switching preventing circuit, PWM inverter and its driving method |
US8536919B1 (en) | 2010-10-21 | 2013-09-17 | Altera Corporation | Integrated circuits with delay matching circuitry |
US9577648B2 (en) * | 2014-12-31 | 2017-02-21 | Semtech Corporation | Semiconductor device and method for accurate clock domain synchronization over a wide frequency range |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3911368A (en) * | 1974-06-20 | 1975-10-07 | Tarczy Hornoch Zoltan | Phase interpolating apparatus and method |
US4290022A (en) * | 1979-04-16 | 1981-09-15 | General Electric Company | Digitally programmable phase shifter |
CH646287A5 (de) * | 1979-09-28 | 1984-11-15 | Siemens Ag Albis | Schaltungsanordnung zur zeitlichen verschiebung von impulsen. |
JPS56107630A (en) * | 1980-01-31 | 1981-08-26 | Nec Corp | Delay time adjusting circuit |
NL183214C (nl) * | 1980-01-31 | 1988-08-16 | Philips Nv | Inrichting voor het synchroniseren van de fase van een lokaal opgewekt kloksignaal met de fase van een ingangssignaal. |
JPS58124325A (ja) * | 1982-01-20 | 1983-07-23 | Hitachi Ltd | 可変遅延段数シフト・レジスタ |
DE3217050A1 (de) * | 1982-05-06 | 1983-11-10 | Siemens AG, 1000 Berlin und 8000 München | Verzoegerungsschaltung fuer digitalsignale |
-
1983
- 1983-12-29 JP JP58251522A patent/JPS60143017A/ja active Granted
-
1984
- 1984-12-20 DE DE8484115999T patent/DE3481673D1/de not_active Expired - Fee Related
- 1984-12-20 EP EP84115999A patent/EP0183875B1/de not_active Expired
- 1984-12-24 US US06/685,542 patent/US4719365A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP0183875A3 (en) | 1987-05-27 |
US4719365A (en) | 1988-01-12 |
JPH0220173B2 (de) | 1990-05-08 |
JPS60143017A (ja) | 1985-07-29 |
EP0183875A2 (de) | 1986-06-11 |
EP0183875B1 (de) | 1990-03-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE3481673D1 (de) | Getaktete logische schaltung. | |
NL191912C (nl) | Geïntegreerd circuit. | |
DE3481880D1 (de) | Schaltkreis. | |
FI841949A (fi) | Foerbaettrad fast tandrot. | |
DE3769564D1 (de) | Logische schaltung. | |
DE3482368D1 (de) | Leiterplatte. | |
DE3779784D1 (de) | Logische schaltung. | |
DE3486100D1 (de) | Oszillatorschaltung. | |
DE3484517D1 (de) | Daten-interpolationsschaltung. | |
DE3485897D1 (de) | Elektronenstrahlerzeuger. | |
NL193097B (nl) | Omzetschakeling. | |
DE3486051D1 (de) | Informationshalteschaltung. | |
FI843711A0 (fi) | Dispergerbart berlin blaopigment. | |
DE3689462D1 (de) | Logische Schaltung. | |
DE3484251D1 (de) | Schaltung zur rauschverminderung. | |
DE3688564D1 (de) | Sequentielle logische schaltung. | |
DE3581094D1 (de) | Logische addierschaltung. | |
DE3482084D1 (de) | Integrierte schaltung. | |
DE3484830D1 (de) | Fensteradressierbare speicherschaltung. | |
DE3483576D1 (de) | Tor-schaltungsanordnung. | |
DE3485292D1 (de) | Lade-entladekreis. | |
FI841558A (fi) | Kopplingsanordning. | |
DE3485122D1 (de) | Steuerschaltung. | |
DE3485535D1 (de) | Multiplizierschaltung. | |
DE3482535D1 (de) | Logische schaltungsanordnung. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8328 | Change in the person/name/address of the agent |
Free format text: HOFFMANN, E., DIPL.-ING., PAT.-ANW., 82166 GRAEFELFING |
|
8339 | Ceased/non-payment of the annual fee |