CN104064533A - QFN packaging structure and method for double-face semiconductor device - Google Patents
QFN packaging structure and method for double-face semiconductor device Download PDFInfo
- Publication number
- CN104064533A CN104064533A CN201410315879.9A CN201410315879A CN104064533A CN 104064533 A CN104064533 A CN 104064533A CN 201410315879 A CN201410315879 A CN 201410315879A CN 104064533 A CN104064533 A CN 104064533A
- Authority
- CN
- China
- Prior art keywords
- chip
- sipes
- semiconductor device
- pin
- framework
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0618—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/06181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/2612—Auxiliary members for layer connectors, e.g. spacers
- H01L2224/26152—Auxiliary members for layer connectors, e.g. spacers being formed on an item to be connected not being a semiconductor or solid-state body
- H01L2224/26175—Flow barriers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8338—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/83385—Shape, e.g. interlocking features
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
Landscapes
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
Description
Sample batch | Qualification rate | Technical scheme |
1 | 0% | Contrast scheme 1 |
2 | 16% | Contrast scheme 2 |
3 | 12% | Contrast scheme 3 |
4 | 94% | Embodiment 1 |
5 | 89% | Embodiment 2 |
6 | 92% | Embodiment 3 |
Claims (7)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410315879.9A CN104064533A (en) | 2014-07-03 | 2014-07-03 | QFN packaging structure and method for double-face semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410315879.9A CN104064533A (en) | 2014-07-03 | 2014-07-03 | QFN packaging structure and method for double-face semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
CN104064533A true CN104064533A (en) | 2014-09-24 |
Family
ID=51552180
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201410315879.9A Pending CN104064533A (en) | 2014-07-03 | 2014-07-03 | QFN packaging structure and method for double-face semiconductor device |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN104064533A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104485287A (en) * | 2014-12-08 | 2015-04-01 | 宜兴市东晨电子科技有限公司 | Preparation method of novel QFN (Quad Flat No Lead) frame comprising overflow groove |
CN104779224A (en) * | 2015-04-15 | 2015-07-15 | 江苏晟芯微电子有限公司 | QFN (Quad Fiat Nolead) packaging structure of power device |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010007780A1 (en) * | 1999-02-24 | 2001-07-12 | Masanori Minamio | Resin-molded semicondutor device, method for manufacturing the same, and leadframe |
CN1658374A (en) * | 2004-02-16 | 2005-08-24 | 罗姆股份有限公司 | Method for manufacturing mesa semiconductor device |
US20050218482A1 (en) * | 2004-04-01 | 2005-10-06 | Peter Chou | Top finger having a groove and semiconductor device having the same |
CN101211886A (en) * | 2006-12-28 | 2008-07-02 | 日月光半导体制造股份有限公司 | Packaging structure of lead frame without external pin |
CN102779764A (en) * | 2012-08-21 | 2012-11-14 | 南通明芯微电子有限公司 | PN junction protection method for silicon table-board semiconductor device |
CN103000538A (en) * | 2011-09-14 | 2013-03-27 | 南茂科技股份有限公司 | Method for manufacturing semiconductor package structure |
CN203386762U (en) * | 2013-08-12 | 2014-01-08 | 南通康比电子有限公司 | Mesa-type glassivation diode chip |
CN103730534A (en) * | 2013-12-16 | 2014-04-16 | 启东吉莱电子有限公司 | Novel high-voltage bidirectional triggering device and manufacturing method of novel high-voltage bidirectional triggering device |
CN103730430A (en) * | 2013-12-16 | 2014-04-16 | 启东吉莱电子有限公司 | Multilayer composite membrane passivation structure of table top high-power semiconductor device and manufacturing technology of multilayer composite membrane passivation structure of table top high-power semiconductor device |
CN203659843U (en) * | 2013-12-16 | 2014-06-18 | 启东吉莱电子有限公司 | Double-tabletop silicon controlled rectifier (SCR) device packaging structure |
CN204011395U (en) * | 2014-07-03 | 2014-12-10 | 宜兴市东晨电子科技有限公司 | A kind of QFN encapsulating structure of two-sided semiconductor device |
-
2014
- 2014-07-03 CN CN201410315879.9A patent/CN104064533A/en active Pending
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010007780A1 (en) * | 1999-02-24 | 2001-07-12 | Masanori Minamio | Resin-molded semicondutor device, method for manufacturing the same, and leadframe |
CN1658374A (en) * | 2004-02-16 | 2005-08-24 | 罗姆股份有限公司 | Method for manufacturing mesa semiconductor device |
US20050218482A1 (en) * | 2004-04-01 | 2005-10-06 | Peter Chou | Top finger having a groove and semiconductor device having the same |
CN101211886A (en) * | 2006-12-28 | 2008-07-02 | 日月光半导体制造股份有限公司 | Packaging structure of lead frame without external pin |
CN103000538A (en) * | 2011-09-14 | 2013-03-27 | 南茂科技股份有限公司 | Method for manufacturing semiconductor package structure |
CN102779764A (en) * | 2012-08-21 | 2012-11-14 | 南通明芯微电子有限公司 | PN junction protection method for silicon table-board semiconductor device |
CN203386762U (en) * | 2013-08-12 | 2014-01-08 | 南通康比电子有限公司 | Mesa-type glassivation diode chip |
CN103730534A (en) * | 2013-12-16 | 2014-04-16 | 启东吉莱电子有限公司 | Novel high-voltage bidirectional triggering device and manufacturing method of novel high-voltage bidirectional triggering device |
CN103730430A (en) * | 2013-12-16 | 2014-04-16 | 启东吉莱电子有限公司 | Multilayer composite membrane passivation structure of table top high-power semiconductor device and manufacturing technology of multilayer composite membrane passivation structure of table top high-power semiconductor device |
CN203659843U (en) * | 2013-12-16 | 2014-06-18 | 启东吉莱电子有限公司 | Double-tabletop silicon controlled rectifier (SCR) device packaging structure |
CN204011395U (en) * | 2014-07-03 | 2014-12-10 | 宜兴市东晨电子科技有限公司 | A kind of QFN encapsulating structure of two-sided semiconductor device |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104485287A (en) * | 2014-12-08 | 2015-04-01 | 宜兴市东晨电子科技有限公司 | Preparation method of novel QFN (Quad Flat No Lead) frame comprising overflow groove |
CN104485287B (en) * | 2014-12-08 | 2017-04-26 | 江苏东晨电子科技有限公司 | Preparation method of novel QFN (Quad Flat No Lead) frame comprising overflow groove |
CN104779224A (en) * | 2015-04-15 | 2015-07-15 | 江苏晟芯微电子有限公司 | QFN (Quad Fiat Nolead) packaging structure of power device |
CN104779224B (en) * | 2015-04-15 | 2017-07-28 | 苏州聚达晟芯微电子有限公司 | A QFN packaging structure for power devices |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN101971332B (en) | Semiconductor die package including embedded flip chip | |
US20160379916A1 (en) | Method for making semiconductor device with sidewall recess and related devices | |
US9123629B2 (en) | Chip package and method for forming the same | |
CN103295979A (en) | Package structure and method for manufacturing the same | |
US9299626B2 (en) | Die package structure | |
CN204011395U (en) | A kind of QFN encapsulating structure of two-sided semiconductor device | |
CN104064533A (en) | QFN packaging structure and method for double-face semiconductor device | |
US8999763B2 (en) | Package including an interposer having at least one topological feature | |
US9165867B1 (en) | Semiconductor device with lead frame contact solder balls and related methods | |
US9318356B2 (en) | Substrate strip | |
CN104167403B (en) | Lead frame for multi-pin encapsulation | |
CN202384324U (en) | Semiconductor package-in-package (PiP) system structure | |
KR20080074468A (en) | Surface Mounting Method of Semiconductor Chip Using Ultrasonic Wave | |
CN205122576U (en) | A lead frame and packaging structure for having pin packaging structure | |
CN112420649B (en) | Chip packaging structure and electronic product | |
CN204118065U (en) | Adopt the profiling shielding construction of wire bonding | |
CN110164775B (en) | High-power MOS chip and control chip combined packaging structure and packaging method | |
CN202549825U (en) | QFN package structure | |
CN104979222A (en) | Ultrathin MOSFET packaging structure and packaging method | |
CN111554618A (en) | Chip packaging method | |
CN204792766U (en) | MOSFET chip package structure | |
CN102376666B (en) | A kind of ball grid array package structure and manufacture method thereof | |
CN203521399U (en) | Semiconductor chip packaging structure | |
CN202259280U (en) | Chip package structure | |
CN204792769U (en) | MOSFET chip package structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
ASS | Succession or assignment of patent right |
Owner name: YIXING DONGCHEN ELECTRONIC TECHNOLOGY CO., LTD. Free format text: FORMER OWNER: JIANGSU DONGGUANG MICROELECTRONICS CO., LTD. Effective date: 20141029 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20141029 Address after: 214205 Yixing New Street Lily Industrial Park, Jiangsu, Wuxi Applicant after: Yixing Dongchen Electronic Technology Co., Ltd. Address before: 214205 Yixing New Street Lily Industrial Park, Jiangsu, Wuxi Applicant before: Jiangsu Dongguang Micro-electronics Co., Ltd. |
|
C41 | Transfer of patent application or patent right or utility model | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20141106 Address after: 214205 Yixing New Street Lily Industrial Park, Jiangsu, Wuxi Applicant after: Yixing Dongchen Electronic Technology Co., Ltd. Address before: 214205 Jiangsu Yixing New Street Lily Industrial Park Applicant before: Yixing Dongchen Electronic Technology Co., Ltd. |
|
C53 | Correction of patent of invention or patent application | ||
CB02 | Change of applicant information |
Address after: 214205 Lily Industrial Park, Yixing Xinjie, Wuxi, Jiangsu, Jiangsu Applicant after: JIANGSU DONGCHEN ELECTRONICS TECHNOLOGY CO., LTD. Address before: 214205 Lily Industrial Park, Yixing Xinjie, Wuxi, Jiangsu, Jiangsu Applicant before: Yixing Dongchen Electronic Technology Co., Ltd. |
|
COR | Change of bibliographic data |
Free format text: CORRECT: APPLICANT; FROM: YIXING DONGCHEN ELECTRONIC TECHNOLOGY CO., LTD. TO: JIANGSU DONGCHEN ELCTRONICS TECHNOLOGY CO., LTD. |
|
RJ01 | Rejection of invention patent application after publication |
Application publication date: 20140924 |