WO2023144496A1 - Procédé de fabrication d'une structure de type double semi-conducteur sur isolant - Google Patents
Procédé de fabrication d'une structure de type double semi-conducteur sur isolant Download PDFInfo
- Publication number
- WO2023144496A1 WO2023144496A1 PCT/FR2023/050116 FR2023050116W WO2023144496A1 WO 2023144496 A1 WO2023144496 A1 WO 2023144496A1 FR 2023050116 W FR2023050116 W FR 2023050116W WO 2023144496 A1 WO2023144496 A1 WO 2023144496A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- semiconductor layer
- donor substrate
- electrically insulating
- insulating layer
- layer
- Prior art date
Links
- 239000000758 substrate Substances 0.000 claims description 189
- 239000004065 semiconductor Substances 0.000 claims description 123
- 238000000034 method Methods 0.000 claims description 59
- 239000012212 insulator Substances 0.000 claims description 30
- 230000003647 oxidation Effects 0.000 claims description 28
- 238000007254 oxidation reaction Methods 0.000 claims description 28
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 claims description 20
- 238000004151 rapid thermal annealing Methods 0.000 claims description 18
- 238000002513 implantation Methods 0.000 claims description 16
- 238000000137 annealing Methods 0.000 claims description 13
- 239000001257 hydrogen Substances 0.000 claims description 13
- 229910052739 hydrogen Inorganic materials 0.000 claims description 13
- 238000011282 treatment Methods 0.000 claims description 13
- 230000015572 biosynthetic process Effects 0.000 claims description 12
- 238000004519 manufacturing process Methods 0.000 claims description 11
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims description 10
- 229910052786 argon Inorganic materials 0.000 claims description 10
- 125000004435 hydrogen atom Chemical group [H]* 0.000 claims description 10
- 238000005498 polishing Methods 0.000 claims description 9
- 238000010438 heat treatment Methods 0.000 claims description 8
- 239000000126 substance Substances 0.000 claims description 8
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 claims description 7
- 239000000203 mixture Substances 0.000 claims description 7
- 238000009499 grossing Methods 0.000 claims description 5
- 230000007774 longterm Effects 0.000 claims description 5
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 3
- 150000002431 hydrogen Chemical class 0.000 claims description 3
- 230000001590 oxidative effect Effects 0.000 claims description 3
- 239000001301 oxygen Substances 0.000 claims description 3
- 229910052760 oxygen Inorganic materials 0.000 claims description 3
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Chemical compound O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 claims description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 16
- 229910052710 silicon Inorganic materials 0.000 description 16
- 239000010703 silicon Substances 0.000 description 16
- 238000004381 surface treatment Methods 0.000 description 11
- 230000007547 defect Effects 0.000 description 10
- 230000002093 peripheral effect Effects 0.000 description 7
- 235000012431 wafers Nutrition 0.000 description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 239000013078 crystal Substances 0.000 description 6
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 6
- 238000002360 preparation method Methods 0.000 description 6
- 125000004429 atom Chemical group 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 238000004630 atomic force microscopy Methods 0.000 description 4
- 230000001788 irregular Effects 0.000 description 4
- 238000004320 controlled atmosphere Methods 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 239000001307 helium Substances 0.000 description 2
- 229910052734 helium Inorganic materials 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 2
- 239000002245 particle Substances 0.000 description 2
- 238000005299 abrasion Methods 0.000 description 1
- 238000004026 adhesive bonding Methods 0.000 description 1
- 238000000149 argon plasma sintering Methods 0.000 description 1
- 239000013043 chemical agent Substances 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 230000001143 conditioned effect Effects 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 239000013256 coordination polymer Substances 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 238000000407 epitaxy Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 230000002045 lasting effect Effects 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 230000007257 malfunction Effects 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- QPJSUIGXIBEQAC-UHFFFAOYSA-N n-(2,4-dichloro-5-propan-2-yloxyphenyl)acetamide Chemical compound CC(C)OC1=CC(NC(C)=O)=C(Cl)C=C1Cl QPJSUIGXIBEQAC-UHFFFAOYSA-N 0.000 description 1
- 230000008521 reorganization Effects 0.000 description 1
- 230000007847 structural defect Effects 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 239000000725 suspension Substances 0.000 description 1
- 230000001052 transient effect Effects 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30625—With simultaneous mechanical treatment, e.g. mechanico-chemical polishing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
Definitions
- the invention relates to a method for manufacturing a structure of the double semiconductor on insulator type.
- Structures of the semiconductor-on-insulator type are multilayer structures comprising a support substrate which is generally made of a semiconductor material such as silicon, an electrically insulating layer arranged on the support substrate, which is generally an oxide layer such a layer of silicon oxide, and a semiconductor layer arranged on the insulating layer, which is generally a layer of silicon.
- Such structures are called “Semiconductor on Insulator” structures in English, in particular “Silicon on Insulator” (SOI) when the semiconductor material is silicon.
- SOI Silicon on Insulator
- the oxide layer is between the substrate and the semiconductor layer.
- the oxide layer is then called “buried", and is called “BOX” for "Buried Oxide” in English.
- SOI will be used to generally designate structures of the semiconductor-on-insulator type.
- double SOI structures In addition to SOI structures comprising a BOX layer and a semiconductor layer arranged on the BOX layer, “double SOI” structures have been produced.
- the "double SOI” structures comprise a support substrate ("handle substrate", a first oxide layer or lower buried oxide layer arranged on the support substrate, a first semi-conductor layer or lower semi-conductor layer arranged on the first oxide layer, a second oxide layer or upper buried oxide layer arranged on the first semiconductor layer and a second semiconductor layer or upper semiconductor layer arranged on the second oxide.
- the first oxide layer and the first semiconductor layer constitute the first SOI, arranged in a lower part of the structure
- the second oxide layer and the second semiconductor layer constitute the second SOI, arranged in an upper part of the structure.
- a known process for manufacturing an SOI structure is the so-called Smart CutTM process.
- the Smart CutTM process includes the implantation of atomic species, such as hydrogen (H) and/or helium (He), in order to create a zone of weakness within a donor substrate, the bonding of the donor substrate on the receiver substrate by means of an electrically insulating layer then the detachment of the donor substrate at the weakened zone so as to transfer a thin layer of the donor substrate onto the receiver substrate.
- the donor substrate and the receiver substrate are preferably in the form of plates 300 mm in diameter of a semiconductor material.
- the electrically insulating layer can be formed on the donor substrate or on the receiver substrate.
- a proposed solution for obtaining a double SOI is to implement two successive Smart CutTM processes.
- the SOI obtained following the first Smart CutTM process is used as a second receiver substrate on which a second donor substrate is bonded via a second electrically insulating layer.
- the effectiveness of the bonding during the second Smart CutTM process is conditioned by the quality of the surface of the first SOI serving as the receiving substrate. In particular, it depends on the roughness and the defectiveness of said surface after the detachment of the first donor substrate along the embrittlement zone during the first Smart CutTM process. Indeed, during bonding during the second Smart CutTM process, defects and other surface irregularities induce the formation of holes between the receiver substrate and the second donor substrate within the final double SOI. Said holes most often harm the electrical performance of the structure and the mechanical strength of the assembly.
- Surface treatments can be implemented in order to reduce the roughness and the defectiveness of the surface of the first SOI following the detachment of the first donor substrate.
- An object of the invention is to propose a process for manufacturing a structure of the double semiconductor on insulator type which guarantees good bonding of the donor substrate of the second semiconductor layer on a receiver substrate resulting from a first process. Smart CutTM.
- the invention proposes a method for manufacturing a structure of the double semiconductor on insulator type comprising the following steps:
- a first electrically insulating layer being at the interface between the support substrate and the first donor substrate, and detachment of the first donor substrate at the weakened zone, so as to obtain a semiconductor-on-insulator type structure comprising, from the rear face to the front face, the support substrate, the first electrically insulating layer and the first transferred semiconductor layer,
- a second electrically insulating layer being at the interface between the transferred first semiconductor layer and the second donor substrate, in which the treatment of the surface of the first transferred semiconductor layer comprises the following successive steps:
- the free surface of the first semiconductor layer results from the detachment of the first donor substrate along the zone of weakness.
- the process for treating said surface is optimized to reduce its roughness and defectivity.
- Said method also makes it possible to reduce the width of the crown on the outer edge of the second receiver substrate.
- the joint decrease in defectivity, roughness, crown width and crown irregularity (a phenomenon known as "jagged edge” in English) on the outer edge of the plates limits the number of holes formed during bonding of the donor substrate of the second semiconductor layer.
- step E3 of smoothing heat treatment is a long-term thermal annealing carried out at a temperature between 1050 ° C and 1250 ° C for a few minutes to a few hours under an atmosphere of pure Argon or Hydrogen or in a mixture ;
- the heat treatment step E3 is rapid thermal annealing
- step E3 of rapid thermal annealing is carried out at a temperature between 1100°C and 1250°C for a few seconds to around a hundred seconds, under an atmosphere comprising pure Argon or Hydrogen or a mixture thereof ;
- step E1 of rapid thermal annealing is carried out at a temperature between 1100°C and 1250°C for a few seconds to around one hundred seconds, under an atmosphere comprising pure Argon or Hydrogen or a mixture thereof ;
- step E2 the thermal oxidation operation of step E2 is carried out at a temperature of between 800°C and 1100°C in an atmosphere comprising oxygen or water vapor for a few minutes to a few hours;
- step E2 the deoxidation operation of step E2 is carried out by exposing the surface to be treated to a solution of hydrofluoric acid;
- each donor substrate is in the form of a plate 300 mm in diameter
- the embrittlement zone in the first donor substrate is formed by implantation of hydrogen atoms
- a second electrically insulating layer being at the interface between the front face of the semiconductor-on-insulator type structure and the first substrate giver
- the detachment of the second donor substrate at the weakened zone so as to obtain a structure of the double semiconductor on insulator type comprising, from the rear face towards the front face, the support substrate, the first electrically insulating layer, the first transferred semiconductor layer, the second electrically insulating layer and the second transferred semiconductor layer;
- the embrittlement zone in the second donor substrate is formed by implantation of hydrogen atoms;
- the second electrically insulating layer is formed by oxidation of the front face of the transferred first semiconductor layer, so that, during the transfer of the second semiconductor layer, said first electrically insulating layer is inserted between the first layer semiconductor and the second semiconductor layer, said additional oxidation step being implemented after the treatment of the free surface of the first semiconductor layer;
- the second electrically insulating layer is formed by oxidation of a part of the second donor substrate, so that, during the transfer of the second semiconductor layer, said first electrically insulating layer is also transferred and is inserted between the first layer semiconductor and said second semiconductor layer;
- the first electrically insulating layer is formed by oxidation of the front face of the support substrate prior to bonding the first donor substrate to the support substrate so that said first electrically insulating layer is inserted between the support substrate and the first semiconductor layer transferred;
- the first electrically insulating layer is formed by oxidation of a part of the first donor substrate prior to the bonding of said first donor substrate on the support substrate by its oxidized face so that said first electrically insulating layer is inserted between the support substrate and the first semiconductor layer transferred.
- FIG. 1 shows a sectional view of the intermediate structure of semiconductor-on-insulator type obtained following the first layer transfer
- FIG. 2 shows a sectional view of a first layer transfer by a first donor substrate on the front face of the support substrate, the first electrically insulating layer being formed on the surface of the first donor substrate,
- FIG. 3 shows a sectional view of a first layer transfer by a first donor substrate on the front face of the support substrate, the first electrically insulating layer being formed on the surface of the support substrate,
- FIG. 4 is a diagram representing the sequence of processing steps according to the method of the invention.
- FIG. 6 shows a sectional view of a second monocrystalline semiconductor layer transfer by a second donor substrate, the second electrically insulating layer being formed on the second donor substrate
- FIG. 7 shows a sectional view of a second monocrystalline semiconductor layer transfer by a second donor substrate, the second electrically insulating layer being formed on the structure of Figure 2.
- a structure of the semi-conductor on insulator double substrate type comprises, from the rear face towards the front face, a support substrate, a first buried oxide layer corresponding to a first electrically insulating layer, a first single-crystal semiconductor layer, a second buried oxide layer corresponding to a second electrically insulating layer and a second monocrystalline semiconductor layer.
- the first electrically insulating layer and the first single-crystal semiconductor layer together form a first semiconductor-on-insulator type structure called a lower SOI structure.
- the second electrically insulating layer and the second monocrystalline semiconductor layer together form a second semiconductor-on-insulator type structure called an upper SOI structure.
- the invention relates to a method for preparing a structure of the double semiconductor on insulator type comprising in particular:
- the invention relates more particularly to the intermediate surface treatment process implemented following the SmartCutTM process for the transfer of the first single-crystal semiconductor layer, the SmartCutTM process and other layer transfer processes being known elsewhere. .
- the surface treatment method of the invention has been optimized so as to minimize the roughness and the defectiveness of a surface formed following the implementation of said first SmartCutTM method so as to improve the quality of the bonding during the second transfer. of layer.
- roughness means the maximum peak-to-valley amplitude measured by atomic force microscopy (AFM) on surface profiles between 1x1 pm 2 and 30x30 pm 2 .
- the defectivity it is defined as being the number of particles deposited on the free surface of the plate, and/or the number of structural defects such as holes or scratches present on the surface of the plate. These defects are of various sizes, for example between 60 nm and several microns. The defects can come from impurities created by the local detachment of the irregular edge of the crown (“jagged edge”) or from contamination. Defectiveness is measured using equipment using a light scattering technique such as SP2 equipment from KLA Tencor.
- the method also aims to widen the effective bonding area of the second transferred layer so as to reduce the width of the peripheral crown of the second SOI substrate.
- the peripheral region of an SOI substrate where the transfer of the monocrystalline semiconductor layer has not taken place is called the crown.
- This crown is due to the fact that the substrates conventionally have a peripheral chamfer a few millimeters wide, at which bonding of the donor substrate to the receiver substrate cannot be ensured.
- the monocrystalline semiconductor layer of the donor substrate is therefore only transferred to the receiver substrate in the central zone where the bonding took place. In some cases, however, a transfer of isolated areas of the donor substrate into the crown may occur.
- the crown then does not have a perfectly circular shape, but an irregular jagged edge (“jagged edge” according to the English name).
- the irregular crown problem therefore occurs twice: during the manufacture of the first SOI substrate then during the manufacture of the second SOI substrate, and therefore has a significant impact on the useful width of the upper semiconductor layer.
- the width of the crown at the end of the first layer transfer is typically between 0.7 mm and 1.5 mm
- the width of the "double crown" at the end of the second layer transfer is comprised between 3mm and 4mm.
- the surface treatment method in accordance with the invention is characterized in that it comprises four successive steps, each step being a surface treatment which is known elsewhere, making it possible to act on one or other of the parameters defined below. below.
- the first semiconductor-on-insulator type structure or lower SOI structure is prepared by a first transfer of a single-crystal semiconductor layer. Said structure is shown in Figure 1 . Said first transfer is carried out by a Smart CutTM process which includes the following steps:
- a first electrically insulating layer 2a being at the interface between the support substrate 1 and the first donor substrate
- the support substrate 1 is in the form of a circular plate of a semiconductor material, preferably a plate 300 mm in diameter.
- the support substrate is for example a silicon wafer.
- the support substrate is preferably an ultra-flat silicon wafer, which has a narrower and steeper bevel than on conventional wafers.
- the width of the edge chamfer of the plates can be evaluated using the characteristic ZDD148 which corresponds to the second derivative of the edge profile of the plate at 2 mm from the edge of the plate, in other words the inverse of the radius of curvature of this plate edge.
- ZDD148 of silicon wafers 300 mm in diameter is between ⁇ 20 and ⁇ 200 nm/mm 2 .
- ZDD148 is measured using WAFERSIGHT equipment from KLA TENCOR.
- a so-called ultra-flat silicon wafer has a ZDD148 characteristic of between 0 to ⁇ 20 nm/mm 2 .
- the use of an ultra-flat silicon plate makes it possible to reduce the width of the peripheral crown.
- the first donor substrate is a monocrystalline semiconductor substrate, for example a monocrystalline silicon substrate.
- the first donor substrate is in the form of a plate which is generally of the same diameter as the support substrate.
- the embrittlement zone can be created by co-implantation of helium atoms and hydrogen atoms in the first donor substrate of the first semiconductor layer. Helium and hydrogen are implanted with energies comprised between 10 keV and 100 keV and the implanted doses are comprised between 10 15 atoms per cm 2 and 10 17 atoms per cm 2 . Alternatively, the embrittlement zone is preferentially created by implantation of hydrogen atoms.
- the co-implantation of hydrogen and helium atoms has the advantage of allowing a sharper fracture of the donor substrate along the embrittlement zone, which results in a lower roughness of the transferred semiconductor layer. , of the order of 50.10 -10 m RMS or 60. 10 -10 m RMS (i.e.
- the implantation of hydrogen atoms alone has the advantage of overcoming the “jagged edge” phenomenon but on the other hand provides a greater roughness of the transferred semiconductor layer.
- the roughness measured by AFM 30 ⁇ 30 ⁇ m 2 is in this case of the order of 80.10 ⁇ 10 m RMS (ie 80 ⁇ RMS).
- the treatment described below makes it possible to obtain a final surface of the first transferred semiconductor layer that is sufficiently smooth to allow the formation of the second SOI substrate. Consequently, in view of the advantage presented in terms of limiting the “jagged edge”, the implantation of hydrogen atoms alone will be preferred to the co-implantation of hydrogen and helium atoms.
- the detachment along the zone of weakness can be triggered by a mechanical action, a supply of thermal energy, possibly in combination, or any other suitable means.
- the first electrically insulating layer 2a is formed on the first donor substrate prior to the formation of the embrittlement zone within the first donor substrate by implantation of atoms through the first layer electrically insulation 2a.
- the bonding of the first donor substrate to the support substrate 1 is carried out by the electrically insulating face of the said first donor substrate so that the said first electrically insulating layer 2a is transferred at the same time as the first semiconductor layer 2b and is inserted between the support substrate 1 and the first semiconductor layer 2b transferred.
- the first electrically insulating layer 2a is formed for example by oxidation of the front face of the first donor substrate, so that if the first donor substrate is a silicon substrate, the first electrically insulating layer 2a is a layer of silicon oxide.
- the first electrically insulating layer 2a is formed on the front face of the support substrate 1 prior to the bonding of the first donor substrate on said support substrate so that said first electrically insulating layer 2a inserted between the support substrate 1 and the first transferred semiconductor layer 2b.
- the first electrically insulating layer 2a is formed for example by oxidation of the front face of the support substrate 1, so that if the support substrate 1 is a silicon substrate, the first electrically insulating layer 2a is a layer of silicon oxide.
- the front face of the lower SOI structure formed during the detachment of the first donor substrate along the embrittlement zone has a roughness and a defect which are linked to the quality of implantation of the atomic species within the first donor substrate during the implementation of the first Smart CutTM process.
- said roughness can be relatively high, of the order of 50.10 -10 m RMS to 80.10 -10 m RMS (ie from 50 ⁇ RMS to 80 ⁇ RMS) depending on the species implanted.
- the particulate defectivity and the surface roughness can lead, when the second donor substrate is bonded, to the formation of holes or defects.
- a roughness greater than 5.10 ⁇ 10 m RMS (ie 5 ⁇ RMS) generates a density of holes of the order of several holes per cm 2 .
- the holes can cause a malfunction of the devices which will be fabricated from the SOI substrate having said holes. Furthermore, the holes are unevenly distributed on the substrate. This inhomogeneity of the defects induces a strong variability of behavior between the various devices resulting from the same substrate.
- the devices produced on portions of the substrate comprising a high density of holes will not be operational or they will have a high variability in behavior, which is not acceptable for a manufacturer of microelectronic devices, in particular of photonic devices.
- the plate of the support substrate 1 and the plate of the first donor substrate do not have an edge perpendicular to the surface but have a chamfer or "Edge Roll Off".
- the bonding of the first donor substrate to the support substrate is therefore not done over the entire surface of the substrates up to their edge but only up to the chamfer, so that the transferred part of the donor substrate does not extend over the entire surface of the support substrate.
- the peripheral crown is delimited on the outside by the edge of the receiver substrate and on the inside by the edge of the transferred layer. For a 300 mm plate, the peripheral crown CP typically has a width of between 0.7 mm and 1.5 mm relative to the edge of the plate.
- the crown In reality, as mentioned before, the crown often has an irregular shape (the "jagged edge" in English) due to a transitional zone where the bonding did not take place correctly.
- the transient zone represents a potential source of defectivity: parts of said zone can in fact detach and be deposited on the surface of the SOI.
- a surface condition can also lead to the formation of a large number of holes or defects and to a width of the double crown much greater than that of the crown resulting from the first layer transfer, of the order of 3 to 4 mm.
- Such widths are not acceptable, in particular for a photonics application which requires the ability to manufacture chips up to 3 mm from the edge of the silicon wafers.
- the front face of the first semiconductor layer is formed during the detachment of the first donor substrate along the zone of weakness at the end of the Smart CutTM process.
- the invention relates to a method for treating said surface.
- the treatment method in accordance with the invention aims not only to reduce the roughness and defectiveness of said surface, but also to reduce the width of the peripheral ring, thus improving the bonding quality of the second donor substrate.
- the long-term thermal annealing step (E3) can be replaced by a rapid thermal annealing step (E3').
- Rapid thermal annealing means annealing for a period of a few seconds or a few tens of seconds, under a controlled atmosphere. Such annealing is commonly referred to as RTA annealing for “Rapid Thermal Annealing” in English. Rapid thermal annealing (E1) is carried out at a temperature between 1100°C and 1250°C for 1 s to 90 s. Rapid thermal annealing (E1) is carried out under an atmosphere comprising a mixture of argon and hydrogen or an atmosphere of pure argon.
- Rapid thermal annealing reinforces the bonding interface between the support substrate and the transferred semiconductor layer. It also makes it possible to smooth the surface of the transferred semiconductor layer, by causing a reorganization of the atoms present on the surface, and also makes it possible to restore the crystal lattice which may have been disturbed by the implantation. However, it is not sufficient to reach the level of roughness required to allow the bonding of the second donor substrate and then the transfer of a semiconductor layer from the second donor substrate to the first SOI.
- the next oxidation/deoxidation step (E2) must be understood as a sequence comprising the succession of the following operations:
- the oxidation operation (E2a) can for example be carried out by heating the structure to a temperature between 800°C and 1100°C for a few minutes to a few hours under an oxidizing atmosphere, for example water vapor (oxidation wet) or oxygen alone (dry oxidation). During this oxidation, the two faces of the first SOI oxidize.
- the deoxidation operation (E2b) can for example be carried out by exposing the front face of the structure to a solution of hydrofluoric acid (HF) for a few seconds to a few minutes to remove the oxide layer formed on the front face, without removing the oxide layer present on the rear face of the structure.
- HF hydrofluoric acid
- This oxidation/deoxidation step consumes, by oxidation then elimination, a surface portion of silicon.
- the consumption of superficial silicon makes it possible not only to adjust the thickness of the semi-conductor layer but also to eliminate defects which appear following layer transfer by Smart CutTM, on the surface of the transferred layer.
- Long-term thermal annealing known as “batch annealing”, corresponds to thermal annealing lasting on the order of a few minutes to a few hours, generally greater than 15 min, advantageously carried out in a controlled-atmosphere furnace. The use of the oven makes it possible to treat a plurality of substrates at the same time.
- Thermal annealing is carried out at a temperature between 1 O ⁇ O'O and 1250°C for a few minutes to a few hours under an inert atmosphere, for example under an atmosphere of Argon or pure hydrogen or as a mixture.
- the surface treatment method in accordance with the invention finally comprises a final step (E4) of mechanical-chemical polishing.
- CMP chemical-mechanical polishing
- the surface to be polished is modified using a chemical agent, for example a suspension of silica particles. colloidal in a liquid base, and the modified surface is removed by mechanical abrasion.
- the speed of rotation and the pressure used during step (E4) of CMP are optimized so as to uniformly remove material from the surface of the transferred semiconductor layer or of the second electrically insulating layer, without however degrade the state of said surface, in particular without increasing its roughness.
- This mechanical-chemical polishing makes it possible to remove the surface particles. Furthermore, insofar as this polishing is carried out up to the edge of the substrate, it also makes it possible to gradually reduce the irregularities in the thickness of the first SOI up to the edge of the wafer at the level of the crown of the first SOI, which allows a second gluing closer to the plate edge. Thus, the width of the crown resulting from the second transfer is reduced by Smart Cut TM .
- rapid thermal annealing is carried out at a temperature of between 1100°C and 1250 ⁇ 0 for a few seconds to a hundred seconds, for example under an atmosphere comprising argon or hydrogen, alone or in a mixture.
- the second structure of semiconductor-on-insulator type or upper SOI structure is formed on the lower SOI structure by a second transfer of a second single-crystal semiconductor layer 3b from a second donor substrate, on the front face of the first semiconductor-on-insulator type structure, a second electrically insulating layer 3a being at the interface between the first transferred semiconductor layer and the second donor substrate.
- the second donor substrate is a monocrystalline semiconductor substrate, for example a monocrystalline silicon substrate.
- the second donor substrate is in the form of a circular plate generally of the same diameter as the support substrate.
- the second layer transfer is made according to a second Smart CutTM process comprising:
- a second electrically insulating layer 3a being at the interface between the front face of the semiconductor-on-insulator type structure and the first donor substrate
- the embrittlement zone within the second donor substrate can be created by co-implantation of helium atoms and hydrogen atoms in the second donor substrate of the second semiconductor layer.
- the embrittlement zone is created by implanting hydrogen atoms.
- the second layer transfer can be carried out by thinning the second donor substrate by its face opposite to the face bonded to the second electrically insulating layer until the desired thickness is obtained for the second semiconductor layer 3b.
- the second electrically insulating layer 3a is formed on the second donor substrate, so that, during the transfer of the second semiconductor layer 3b, said second electrically insulating layer 3a is also transferred and is interposed between the first semiconductor layer 2b and said second semiconductor layer 3b.
- the second electrically insulating layer 3a is prepared for example by oxidation of the second donor substrate, so that if the second donor substrate is a silicon substrate, the second electrically insulating layer 3a is a layer of silicon oxide.
- the second electrically insulating layer 3a is preferentially formed on the second donor substrate prior to the formation of the embrittlement zone within the second donor substrate by implantation of atoms through the second electrically insulating layer 3a.
- the second electrically insulating layer 3a is formed on the first semiconductor layer 2b so that, during the transfer of the second semiconductor layer 3b, said second electrically insulating layer 3a is inserted between the first semiconductor layer 2b and the second semiconductor layer 3b.
- the second electrically insulating layer 3a is for example prepared by oxidation of the front face of the first transferred semiconductor layer 2b, so that if the first donor substrate is a silicon substrate, the second electrically insulating layer 3a is a layer of silicon oxide. Said additional step of forming the second electrically insulating layer 3a is implemented after the treatment of the free surface of the first semiconductor layer 2b.
- the steps (E1), (E2) and (E3) of said method are implemented on the free surface of the first transferred semiconductor layer 2b before the step of forming the second electrically insulating layer 3a and the step (E4) can be implemented before and after said step of forming the second electrically insulating layer 3a, respectively on the surface of the first transferred semiconductor layer 2b and on the surface of the second electrically insulating layer 3a.
- the implementation of the surface treatment method in accordance with the invention which notably combines thermal smoothing and a CMP step, coupled with the use of an "ultra-flat" support substrate, allows to obtain an SOI structure which has a very small or even zero quantity of holes and a double crown width of less than 3 mm.
- These treatments are known to those skilled in the art and include, for example, rapid thermal annealing.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Element Separation (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP23706412.6A EP4473560A1 (fr) | 2022-01-31 | 2023-01-30 | Procédé de fabrication d'une structure de type double semi-conducteur sur isolant |
CN202380019046.5A CN118633150A (zh) | 2022-01-31 | 2023-01-30 | 用于制造双绝缘体上半导体结构的方法 |
JP2024543908A JP2025504525A (ja) | 2022-01-31 | 2023-01-30 | 二重半導体オンインシュレータ構造を作製するためのプロセス |
KR1020247029136A KR20240142524A (ko) | 2022-01-31 | 2023-01-30 | 이중 반도체-온-절연체 구조물을 제조하기 위한 공정 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR2200849A FR3132380B1 (fr) | 2022-01-31 | 2022-01-31 | Procédé de fabrication d’une structure de type double semi-conducteur sur isolant |
FRFR2200849 | 2022-01-31 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2023144496A1 true WO2023144496A1 (fr) | 2023-08-03 |
Family
ID=81449054
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/FR2023/050116 WO2023144496A1 (fr) | 2022-01-31 | 2023-01-30 | Procédé de fabrication d'une structure de type double semi-conducteur sur isolant |
Country Status (7)
Country | Link |
---|---|
EP (1) | EP4473560A1 (fr) |
JP (1) | JP2025504525A (fr) |
KR (1) | KR20240142524A (fr) |
CN (1) | CN118633150A (fr) |
FR (1) | FR3132380B1 (fr) |
TW (1) | TW202347607A (fr) |
WO (1) | WO2023144496A1 (fr) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020182827A1 (en) * | 2000-01-25 | 2002-12-05 | Takao Abe | Semiconductor wafer and method for producing the same |
US7160753B2 (en) * | 2004-03-16 | 2007-01-09 | Voxtel, Inc. | Silicon-on-insulator active pixel sensors |
US20150017783A1 (en) * | 2012-01-24 | 2015-01-15 | Shine-Etsu Handotai Co., Ltd. | Method for manufacturing bonded soi wafer |
US20150031190A1 (en) * | 2012-03-12 | 2015-01-29 | Soitec | Process for thinning the active silicon layer of a substrate of "silicon on insulator" (soi) type |
-
2022
- 2022-01-31 FR FR2200849A patent/FR3132380B1/fr active Active
-
2023
- 2023-01-30 WO PCT/FR2023/050116 patent/WO2023144496A1/fr active Application Filing
- 2023-01-30 CN CN202380019046.5A patent/CN118633150A/zh active Pending
- 2023-01-30 TW TW112103175A patent/TW202347607A/zh unknown
- 2023-01-30 JP JP2024543908A patent/JP2025504525A/ja active Pending
- 2023-01-30 KR KR1020247029136A patent/KR20240142524A/ko active Pending
- 2023-01-30 EP EP23706412.6A patent/EP4473560A1/fr active Pending
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020182827A1 (en) * | 2000-01-25 | 2002-12-05 | Takao Abe | Semiconductor wafer and method for producing the same |
US7160753B2 (en) * | 2004-03-16 | 2007-01-09 | Voxtel, Inc. | Silicon-on-insulator active pixel sensors |
US20150017783A1 (en) * | 2012-01-24 | 2015-01-15 | Shine-Etsu Handotai Co., Ltd. | Method for manufacturing bonded soi wafer |
US20150031190A1 (en) * | 2012-03-12 | 2015-01-29 | Soitec | Process for thinning the active silicon layer of a substrate of "silicon on insulator" (soi) type |
Non-Patent Citations (1)
Title |
---|
MALEVILLE C ET AL: "MULTIPLE SOI LAYERS BY MULTIPLE SMART-CUT TRANSFERS", 2000 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS. WAKEFIELD, MA, OCT. 2 - 5, 2000; [IEEE INTERNATIONAL SOI CONFERENCE], NEW YORK, NY : IEEE, US, 2 October 2000 (2000-10-02), pages 134/135, XP001003462, ISBN: 978-0-7803-6390-8 * |
Also Published As
Publication number | Publication date |
---|---|
EP4473560A1 (fr) | 2024-12-11 |
KR20240142524A (ko) | 2024-09-30 |
JP2025504525A (ja) | 2025-02-12 |
CN118633150A (zh) | 2024-09-10 |
FR3132380A1 (fr) | 2023-08-04 |
TW202347607A (zh) | 2023-12-01 |
FR3132380B1 (fr) | 2024-11-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1208593B1 (fr) | Procede de traitement de substrats pour la micro-electronique | |
EP2102904B1 (fr) | Procede de fabrication de couches minces de gan par implantation et recyclage d'un substrat de depart | |
EP2259302B1 (fr) | Procédé d'obtention d'une couche mince de qualité accrue par co-implantation et recuit thermique. | |
EP1733423A1 (fr) | TRAITEMENT THERMIQUE D’AMELIORATION DE LA QUALITE D’UNE COUCHE MINCE PRELEVEE | |
WO2005004232A1 (fr) | Procede d'obtention concomitante d'une paire de substrats recouverts d'une couche utile | |
WO2002084721A2 (fr) | Substrat ou structure demontable et procede de realisation | |
WO2007006803A1 (fr) | Procede de diminution de la rugosite d'une couche epaisse d'isolant | |
FR2938702A1 (fr) | Preparation de surface d'un substrat saphir pour la realisation d'heterostructures | |
FR2954585A1 (fr) | Procede de realisation d'une heterostructure avec minimisation de contrainte | |
FR2938975A1 (fr) | Procede de realisation d'une heterostructure de type silicium sur saphir | |
FR2767604A1 (fr) | Procede de traitement pour le collage moleculaire et le decollage de deux structures | |
FR2938202A1 (fr) | Traitement de surface pour adhesion moleculaire | |
FR2941324A1 (fr) | Procede de dissolution de la couche d'oxyde dans la couronne d'une structure de type semi-conducteur sur isolant. | |
FR2920912A1 (fr) | Procede de fabrication d'une structure par transfert de couche | |
FR2907966A1 (fr) | Procede de fabrication d'un substrat. | |
WO2013160841A1 (fr) | Procede de collage dans une atmosphere de gaz presentant un coefficient de joule-thomson negatif | |
FR2892228A1 (fr) | Procede de recyclage d'une plaquette donneuse epitaxiee | |
EP1777735A2 (fr) | Procédé de récyclage d'une plaquette donneuse épitaxiée | |
FR2881573A1 (fr) | Procede de transfert d'une couche mince formee dans un substrat presentant des amas de lacunes | |
EP4162522B1 (fr) | Substrat temporaire demontable compatible avec de tres hautes temperatures et procede de transfert d'une couche utile a partir dudit substrat | |
WO2023144496A1 (fr) | Procédé de fabrication d'une structure de type double semi-conducteur sur isolant | |
FR3093859A1 (fr) | Procédé de transfert d’une couche utile sur une substrat support | |
FR3132383A1 (fr) | Procédé de fabrication d’une structure de type double semi-conducteur sur isolant | |
FR2873235A1 (fr) | Procede d'obtention d'un substrat demontable a energie de collage controlee | |
FR3134227A1 (fr) | Procédé de collage d’un premier substrat au niveau d’une surface présentant une nanotopologie élastique |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 23706412 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2024543908 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 202380019046.5 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 18834746 Country of ref document: US |
|
ENP | Entry into the national phase |
Ref document number: 20247029136 Country of ref document: KR Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2023706412 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
ENP | Entry into the national phase |
Ref document number: 2023706412 Country of ref document: EP Effective date: 20240902 |