WO2016052046A1 - 太陽電池およびその製造方法、ならびに太陽電池モジュールおよびその製造方法 - Google Patents
太陽電池およびその製造方法、ならびに太陽電池モジュールおよびその製造方法 Download PDFInfo
- Publication number
- WO2016052046A1 WO2016052046A1 PCT/JP2015/074656 JP2015074656W WO2016052046A1 WO 2016052046 A1 WO2016052046 A1 WO 2016052046A1 JP 2015074656 W JP2015074656 W JP 2015074656W WO 2016052046 A1 WO2016052046 A1 WO 2016052046A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- electrode layer
- solar cell
- main surface
- silicon substrate
- substrate
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/20—Electrodes
- H10F77/244—Electrodes made of transparent conductive layers, e.g. transparent conductive oxide [TCO] layers
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C14/00—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
- C23C14/04—Coating on selected surface areas, e.g. using masks
- C23C14/042—Coating on selected surface areas, e.g. using masks using masks
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/04—Coating on selected surface areas, e.g. using masks
- C23C16/042—Coating on selected surface areas, e.g. using masks using masks
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/22—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of inorganic material, other than metallic material
- C23C16/24—Deposition of silicon only
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F10/00—Individual photovoltaic cells, e.g. solar cells
- H10F10/10—Individual photovoltaic cells, e.g. solar cells having potential barriers
- H10F10/16—Photovoltaic cells having only PN heterojunction potential barriers
- H10F10/164—Photovoltaic cells having only PN heterojunction potential barriers comprising heterojunctions with Group IV materials, e.g. ITO/Si or GaAs/SiGe photovoltaic cells
- H10F10/165—Photovoltaic cells having only PN heterojunction potential barriers comprising heterojunctions with Group IV materials, e.g. ITO/Si or GaAs/SiGe photovoltaic cells the heterojunctions being Group IV-IV heterojunctions, e.g. Si/Ge, SiGe/Si or Si/SiC photovoltaic cells
- H10F10/166—Photovoltaic cells having only PN heterojunction potential barriers comprising heterojunctions with Group IV materials, e.g. ITO/Si or GaAs/SiGe photovoltaic cells the heterojunctions being Group IV-IV heterojunctions, e.g. Si/Ge, SiGe/Si or Si/SiC photovoltaic cells the Group IV-IV heterojunctions being heterojunctions of crystalline and amorphous materials, e.g. silicon heterojunction [SHJ] photovoltaic cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
- H10F71/121—The active layers comprising only Group IV materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
- H10F71/138—Manufacture of transparent electrodes, e.g. transparent conductive oxides [TCO] or indium tin oxide [ITO] electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/20—Electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/20—Electrodes
- H10F77/206—Electrodes for devices having potential barriers
- H10F77/211—Electrodes for devices having potential barriers for photovoltaic cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/70—Surface textures, e.g. pyramid structures
- H10F77/707—Surface textures, e.g. pyramid structures of the substrates or of layers on substrates, e.g. textured ITO layer on a glass substrate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/547—Monocrystalline silicon PV cells
Definitions
- the present invention relates to a solar cell and a manufacturing method thereof. Furthermore, this invention relates to a solar cell module and its manufacturing method.
- a solar cell power is generated by taking out carriers (electrons and holes) generated by light irradiation to a photoelectric conversion unit having a semiconductor junction or the like to an external circuit.
- a crystalline silicon solar cell provided with a conductive silicon-based thin film on both sides of a single crystal silicon substrate is called a heterojunction solar cell.
- an n-type silicon thin film is provided on one surface of the crystalline silicon substrate
- a p-type silicon thin film is provided on the other surface, and between the crystalline silicon substrate and the conductive (n-type or p-type) silicon thin film.
- a heterojunction solar cell having an intrinsic silicon thin film is known as an embodiment of a crystalline silicon solar cell with high conversion efficiency.
- a heterojunction solar cell has a transparent electrode layer on a photoelectric conversion part provided with a conductive silicon-based thin film on both sides of a single crystal silicon substrate.
- the transparent electrode layer has a function of transporting photogenerated carriers in the photoelectric conversion portion to the metal collector electrode.
- the transparent electrode layer is formed by a PVD method such as a CVD method, a sputtering method, or an ion plating method. At this time, since the transparent electrode layer is formed not only on the substrate surface but also on the side surface and the back surface, the transparent electrode layers on the front and back surfaces come into contact with each other, and an electrical short circuit occurs between the front surface and the back surface.
- Patent Document 1 In order to prevent a short circuit between the transparent electrode layers on the front surface and the back surface, as disclosed in Patent Document 1 and Patent Document 2, a method of forming a transparent electrode layer while covering the peripheral edge of a crystalline silicon substrate with a mask is known. It has been.
- a solar cell having an electrode layer on a silicon substrate such as a heterojunction solar cell
- a mask to prevent the electrode layer from being deposited on the edge or side of the substrate
- the vapor deposition particles flow around from the gap between the substrate and the mask, and a film is formed in the mask shielding region.
- the electrode layer coverage and film are compared to other areas (areas that are not shielded by the mask and have a constant film thickness). The thickness tends to be small (hereinafter, a region where at least one of the film thickness and the coverage is small compared to other regions may be referred to as a “transition region”).
- the width of the transition region is preferably as small as possible.
- a crystalline silicon substrate having a surface texture is used in order to increase the light capturing efficiency into the photoelectric conversion unit. Therefore, a gap is inevitably generated between the texture recess and the mask, and it is difficult to completely adhere the substrate and the mask. Therefore, even when the substrate surface has a texture, it is required to increase the effective power generation area of the solar cell while minimizing the transition region of the electrode layer as much as possible to prevent the front and back from being short-circuited.
- the electrode layer is formed by a deposition-up (face-down) method in which a substrate is placed on a mask plate having a tapered surface at the opening edge, and film formation is performed from the vertically lower side to the upper side.
- the present invention relates to a method for manufacturing a solar cell including a first electrode layer on a first main surface of a photoelectric conversion unit including a crystalline silicon substrate.
- the step of forming the first electrode layer on the first main surface side of the crystalline silicon substrate includes the step of forming the first main layer of the crystalline silicon substrate on the opening edge of the mask plate having an opening.
- Film formation is performed by the depot-up method in a state where the surface side is placed in contact. Since film formation is performed in a state where the periphery of the first main surface is in contact with the mask, a transparent electrode layer is not formed on the peripheral edge of the first main surface of the photoelectric conversion unit. For this reason, the front and back electrodes are insulated.
- the opening edge of the mask plate has a tapered surface at a portion in contact with the substrate.
- the angle ⁇ formed between the mounting surface of the mask plate and the tapered surface is preferably in the range of 0.5 to 2 times the deflection angle ⁇ at the peripheral edge of the silicon substrate.
- the deflection angle ⁇ at the peripheral edge of the silicon substrate is, for example, in the range of 0.1 ° to 10 °.
- the photoelectric conversion unit includes a conductive silicon-based thin film on both surfaces of a single crystal silicon substrate having a surface texture.
- the first electrode layer on the light receiving surface side is a transparent electrode layer, and a second electrode layer is formed on the back surface side of the photoelectric conversion unit.
- the first electrode layer and the second electrode layer are insulated because the first electrode layer is not formed at the peripheral edge of the first main surface of the photoelectric conversion unit.
- the 2nd electrode layer may be formed also in the peripheral end and side surface by the side of the 2nd main surface of a photoelectric conversion part.
- the second electrode layer may also be formed at the peripheral end on the first main surface side. In this case, on the first main surface side, the shortest distance (the width of the insulating region) between the first electrode layer and the second electrode layer is preferably greater than 0 and less than 1.5 mm.
- a patterned collector electrode is formed on the electrode layer on the light receiving surface side.
- the pattern collector can be formed by, for example, a plating method. After forming a patterned metal seed on the first electrode layer, an insulating layer is formed on the entire surface of the first electrode layer, and the insulating layer on the metal seed is perforated to provide conduction to the metal seed through the perforation.
- the metal electrode to be formed can be formed by a plating method.
- a solar cell module is formed by sealing the solar cell with a sealing material.
- the electrode layer is formed by the deposition method with the substrate placed on the tapered surface of the opening edge of the mask plate, the gap between the substrate and the mask plate in the mask shielding region is reduced. To do. Therefore, even when the substrate is bent, the width of the electrode layer transition region can be reduced, and the effective area of the solar cell can be increased.
- the mask plate since the mask plate has a tapered surface, positioning of the mask plate is facilitated, productivity is improved, and the handling property of the substrate is improved, so that even when the thickness of the substrate is small, cracks, chips, etc. Can be suppressed.
- FIG. 1 It is typical sectional drawing which shows one form of the solar cell of this invention. It is a schematic perspective view showing one form of the mask board used for film forming of an electrode layer. It is typical sectional drawing showing an example of the state by which the board
- a to F are schematic cross-sectional views each showing the shape of the opening edge of the mask plate.
- FIG. 1 is a schematic cross-sectional view of a heterojunction solar cell according to an embodiment of the present invention.
- the heterojunction solar cell 101 includes a first electrode layer 61 on one surface on the photoelectric conversion unit 40 and a second electrode layer 62 on the other surface.
- the first electrode layer 61 and the second electrode layer 62 are both transparent electrode layers.
- the first electrode layer 61 is not formed at the peripheral edge of the first main surface of the photoelectric conversion unit 40, and an electrode layer non-formation region 615 exists at the periphery of the first main surface.
- the electrode layer non-formation region is formed by forming the first electrode layer while the periphery of the substrate is shielded by the mask.
- the “circumferential end” refers to the edge of the main surface.
- the “periphery” refers to a peripheral edge and a region at a predetermined distance (for example, about several tens of ⁇ m to several mm) from the peripheral edge.
- the photoelectric conversion unit 40 of the heterojunction solar cell 101 includes a first conductive silicon thin film 31 and a second conductive silicon thin film 32 on each of the first main surface and the second main surface of the single crystal silicon substrate 1. Is provided. One of these conductive silicon thin films is p-type and the other is n-type.
- the conductivity type of the single crystal silicon substrate 1 may be n-type or p-type. When holes and electrons are compared, electrons have a higher mobility. Therefore, when the silicon substrate 1 is an n-type single crystal silicon substrate, the conversion characteristics are particularly high.
- the silicon substrate 1 has a texture on at least the light receiving surface side, preferably on both surfaces.
- the texture is formed using, for example, an anisotropic etching technique.
- the texture formed by anisotropic etching has a quadrangular pyramid uneven structure.
- the texture height difference is about 0.5 ⁇ m to 40 ⁇ m, preferably 1 ⁇ m to 20 ⁇ m. If the texture level difference is within the above range, light scattering effectively increases the optical path length of light in the wavelength region of 300 to 1200 nm that can be absorbed by single crystal silicon, and the uneven structure makes light more effective. It is scattered and the interface reflection reduction effect can be obtained efficiently.
- the height difference of the texture is more preferably 10 ⁇ m or less, and particularly preferably 5 ⁇ m or less. By reducing the height difference of the texture, it is possible to reduce the wraparound of the vapor deposition particles from the voids during mask film formation.
- the thickness of the silicon substrate 1 is not particularly limited, but is preferably 10 ⁇ m to 150 ⁇ m, more preferably 30 ⁇ m to 120 ⁇ m. By making the thickness of the silicon substrate 150 ⁇ m or less, the amount of silicon used is reduced, so that the cost can be reduced. Moreover, since the recombination of photogenerated carriers in the silicon substrate is reduced as the thickness of the silicon substrate is reduced, the open-circuit voltage (Voc) of the solar cell tends to be improved.
- the thickness of the silicon substrate is defined by the distance between the convex portion side vertex of the front surface side texture and the convex portion vertex on the back surface side.
- the photoelectric conversion unit 40 preferably has intrinsic silicon thin films 21 and 22 between the single crystal silicon substrate 1 and the conductive silicon thin films 31 and 32.
- intrinsic silicon thin films 21 and 22 are preferably intrinsic amorphous silicon thin films.
- the plasma CVD method is preferable.
- a substrate temperature of 100 to 300 ° C., a pressure of 20 to 2600 Pa, and a high frequency power density of 0.004 to 0.8 W / cm 2 are preferably used.
- a raw material gas used for forming a silicon-based thin film a mixed gas of a silicon-containing gas such as SiH 4 or Si 2 H 6 and H 2 is preferably used.
- Examples of the p-type or n-type conductive silicon thin films 31 and 32 include amorphous silicon, microcrystalline silicon (a material containing amorphous silicon and crystalline silicon), amorphous silicon alloy, and microcrystalline silicon alloy. Etc. are used.
- Examples of the silicon alloy include silicon oxide, silicon carbide, silicon nitride, and silicon germanium.
- the conductive silicon thin film is preferably an amorphous silicon thin film.
- the conductive silicon-based thin films 31 and 32 are also preferably formed by plasma CVD in the same manner as the intrinsic silicon-based thin film.
- PH 3 or B 2 H 6 is used as a dopant gas for adjusting the conductive type (n-type or p-type). Since the addition amount of the conductivity determining impurity may be small, it is preferable to use a dopant gas diluted with SiH 4 or H 2 in advance.
- the energy gap can be changed by alloying the silicon thin film by adding a gas containing a different element such as CO 2 , CH 4 , NH 3 , GeH 4. it can.
- Transparent electrode layers 61 and 62 mainly composed of a conductive oxide are formed on the conductive silicon thin films 31 and 32 of the photoelectric conversion unit 40.
- the conductive oxide for example, zinc oxide, indium oxide, tin oxide or the like can be used alone or as a composite oxide. From the viewpoints of conductivity, optical characteristics, and long-term reliability, indium-based oxides are preferable, and indium tin oxide (ITO) as the main component is more preferably used.
- the film thickness of the transparent electrode layers 61 and 62 is preferably 10 nm or more and 140 nm or less from the viewpoint of transparency, conductivity, and light reflection reduction.
- Electrode layers are formed by a dry process (PVD method such as CVD method, sputtering method, ion plating method). PVD methods such as sputtering and ion plating are preferable for forming an electrode layer containing indium oxide as a main component.
- PVD method such as CVD method, sputtering method, ion plating method.
- the front and back electrode layers are also formed on the side surface of the photoelectric conversion part and the peripheral edge of the other surface by wraparound during film formation. Is done. Therefore, the electrode layers on the front and back sides are short-circuited, and the characteristics of the solar cell are deteriorated.
- Formation method of the first electrode layer In the present invention, when the first electrode layer 61 is formed, film formation is performed in a state where the periphery of the substrate is in contact with the mask, so that the periphery of the first main surface becomes the electrode layer non-formation region 615. Therefore, even when the second electrode layer 62 is formed around the side surface and the peripheral edge of the opposite surface, the first electrode layer and the second electrode layer are formed on the first main surface of the photoelectric conversion unit 40. There is an insulating region 401 in which none is formed. The presence of the insulating region 401 can solve the problem of short circuit due to wraparound during electrode layer deposition.
- the first electrode is deposited by the depot-up method in a state where the substrate is placed on the mask plate so that the first main surface side, that is, the first conductive type silicon-based thin film 31 forming surface side is the lower surface.
- the film formation of the layer 61 is performed. If the 1st conductivity type silicon-type thin film 31 is formed in the 1st main surface of a silicon substrate as for the board
- the deposition-up method is a film-forming method in which a substrate is arranged so that the film-forming surface of the substrate is vertically downward, and vapor deposition particles flying upward from a vapor deposition source below the substrate are deposited on the substrate.
- the deposit-up method it is possible to avoid defects caused by falling particles or the like accumulated in the film forming chamber during film formation.
- film formation is performed by placing a substrate on a mask plate having an opening, the adhesion between the substrate and the mask plate is enhanced by the weight of the substrate, so that the film is not formed due to wraparound from the gap between the vapor deposition particles. There is a tendency to be reduced.
- FIG. 2 is a schematic perspective view of one form of a mask plate used for forming the first electrode layer.
- the mask plate 200 has a mounting plane 210 and an opening 220 surrounded by the opening wall surface 213.
- the shape of the opening is adapted to the shape of the substrate, and the size of the opening is smaller than the size of the substrate.
- a rectangular opening 220 is illustrated, but when the substrate has a polygonal shape, the opening is also preferably a polygonal shape.
- An opening edge that is a boundary between the mounting plane 210 and the opening 220 is a tapered surface 215 that forms a predetermined angle ⁇ with the mounting plane 210. If a film is formed by a dry process with the substrate placed so that the first conductive type silicon thin film is in contact with the tapered surface of the opening edge, vapor deposition particles from the lower part of the opening 220 are deposited on the center of the substrate. A first conductive layer is formed.
- FIG. 3 is a schematic cross-sectional view showing an example of a state in which the substrate 110 is placed on the mask plate.
- the substrate 110 is bent by its own weight so that the film forming surface (first main surface) side is convex, and the bending angle at the peripheral edge of the substrate is ⁇ .
- the mask plate has a tapered surface 215 so that the opening 220 increases in diameter from the lower surface toward the upper surface (mounting plane).
- the taper angle ⁇ of the taper surface is set so as to be along the deflection angle ⁇ of the substrate.
- the deflection angle due to its own weight is about 1 ° with a 6-inch substrate having a thickness of 100 ⁇ m, and the deflection angle increases rapidly as the thickness decreases. Even if the thickness of the substrate is the same, the deflection angle increases as the substrate size increases.
- FIG. 4 is a schematic cross-sectional view showing a comparative example in which a substrate is placed on a mask plate having no tapered surface at the opening edge.
- the substrate 110 that has been bent by its own weight is in contact with a corner portion 239 between the mounting plane 218 of the mask plate and the opening wall surface 219, and a gap 237 is generated between the periphery of the substrate and the mounting plane 218.
- the vapor deposition particles flying from the lower portion of the opening 229 wrap around the gap 237 on the peripheral edge of the substrate from the gap between the corner portion 239 of the mask plate and the substrate 110, and also on the peripheral edge of the substrate shielded by the mask plate. Film formation occurs.
- the film thickness of the transparent electrode layer formed on the substrate 110 on the opening 220 of the mask plate is substantially constant.
- a region where the film thickness of the transparent electrode layer is uniformly formed is hereinafter referred to as “main formation region”.
- the shielding region by the mask plate at the periphery of the substrate there is a transition region in which the transparent electrode layer is formed due to the wraparound from the gap between the substrate and the mask plate. In this transition region, at least one of the coverage ratio and the film thickness of the transparent electrode layer decreases from the main formation region side toward the circumferential end direction.
- the width of the shielding region by the mask (the size of the opening of the mask plate) in consideration of the width of the transition region. is there.
- the width of the transition region becomes large. Therefore, it is necessary to increase the width of the region shielded by the mask and reduce the opening area of the mask. There is. As a result, the area of the electrode layer main formation region is reduced, and the power generation efficiency tends to decrease due to the reduction in the effective power generation area of the solar cell.
- the mask plate has a tapered surface along the deflection angle at the peripheral edge of the silicon substrate at a portion in contact with the film forming surface at the opening edge portion, so that the vapor deposition particles wrap around the substrate periphery.
- the width of the transition region can be reduced (for example, less than 1.5 mm). Therefore, the effective power generation area of the solar cell can be increased and the conversion efficiency can be increased.
- the method of the present invention since there is a tapered surface along the bending angle of the substrate at the opening edge of the mask plate, alignment when placing the substrate on the mask plate is facilitated, and productivity can be improved. it can. Since the width of the transition region of the electrode layer is reduced and positioning is easy, film deposition of the electrode on the peripheral edge of the substrate is suppressed, which contributes to suppression of problems such as short circuit on the front and back. Furthermore, since the mask plate and the substrate are in contact with each other with a tapered surface, it is possible to suppress damage to the substrate when the substrate is placed or taken out.
- the thickness of the silicon substrate is small, there is a tendency that when the substrate is placed on the mask plate, the peripheral edge of the substrate or a crack from the peripheral edge tends to occur, but the opening edge of the mask plate has a tapered surface. By having it, chipping, cracks, and the like can be suppressed.
- the substrate is placed on the taper surface of the mask plate, and the electrode layer is formed in a state where there are many contacts between the mask plate and the substrate and local stress at the periphery of the substrate is small. Therefore, the distortion at the electrode layer interface is small, the interface bonding is good, and the open-circuit voltage (Voc) of the solar cell tends to increase.
- the atmosphere temperature in the vicinity of the opening edge tends to be higher during the formation of the electrode layer than in the vicinity of the opening of the mask plate.
- the temperature at the peripheral edge tends to be higher than the central portion of the substrate during electrode layer deposition. Since the conductive oxide is easily crystallized when the substrate temperature is high, the transition region where the transparent electrode layer is formed in the vicinity of the mask plate has a higher crystallinity than the electrode layer main formation region. Presumed. Therefore, the penetration
- the degree of crystallinity was determined by observing the surface shape with a scanning electric microscope (SEM: Scanning Electron Microscope) at a magnification of 50,000 times after immersion in 10% hydrochloric acid at 25 ° C. for a predetermined time. This can be determined by observing the difference in change. The larger the degree of crystallinity, the longer the immersion time until a difference in the surface shape occurs.
- SEM Scanning Electron Microscope
- the mask plate is not limited to the shape illustrated in FIGS. 2 and 3 as long as a tapered surface is formed on at least a part of the opening edge.
- the opening wall surface may not exist, and the entire opening edge portion may be formed of a tapered surface 215.
- a wall surface 216 perpendicular to the mounting plane 210 or having a predetermined angle may be formed on the outer periphery of the tapered surface 215.
- a horizontal surface 212 may be formed between the tapered surface 215 and the wall surface 216.
- FIGS. 5B and 5C when the mask plate has a wall surface 216 on the outer periphery of the tapered surface 215, alignment when placing the substrate on the mask plate is facilitated.
- the tapered surface 245 of the opening edge of the mask plate is also formed along this.
- the electrode layer is first formed on the second main surface side of the substrate, the second main surface side is bent and protruded due to the stress at the interface of the electrode layer.
- An electrode layer may be formed on the first main surface side.
- the taper angle of the taper surface that is, the angle ⁇ formed between the mounting planes 210 and 240 and the taper surfaces 215 and 245 is preferably close to the deflection angle ⁇ at the peripheral edge of the substrate.
- the taper angle ⁇ is preferably 0.5 to 2 times, more preferably 0.7 to 1.5 times the deflection angle ⁇ .
- the deflection angle ⁇ is not particularly limited, but is generally in the range of about 0.1 ° to 10 °.
- the first electrode layer 61 formed by the deposition method on the mask plate has the transition region 613 on the outer periphery of the main formation region 611, and the outer periphery is a non-formation region 615.
- the second electrode layer 62 is formed on the second main surface of the photoelectric conversion unit 40 (on the conductive silicon thin film 32).
- the film formation of the second electrode layer may be performed before or after the film formation of the first electrode layer.
- the second electrode layer 62 is formed up to the peripheral edge of the second main surface of the photoelectric conversion unit 40, Both the first electrode layer and the second electrode layer are formed on the periphery of the first main surface even when the photoelectric conversion portion is formed to wrap around to the peripheral edge of the first main surface.
- An uninsulated insulating region 401 is formed.
- the second electrode layer may be formed in a state in which the periphery of the second main surface is covered with a mask, as in the case of forming the first electrode layer.
- the wraparound of the side surface of the photoelectric conversion unit and the peripheral edge of the first main surface can be prevented, a short circuit between the first electrode layer and the second electrode layer can be more reliably prevented.
- the second electrode layer 62 is formed without using a mask and the second electrode layer wraps around the side surface of the photoelectric conversion portion and the peripheral edge of the first main surface, Since the width of the transition region of the first electrode layer is small, a short circuit between the first electrode layer and the second electrode layer can be prevented.
- the number of mask alignments is halved compared to when a mask is used when forming both electrode layers. It is done.
- the carrier recovery efficiency at the peripheral edge of the photoelectric conversion unit is increased. For this reason, the production efficiency can be improved and the conversion efficiency can be improved as compared with the case where the insulating regions are provided on both surfaces of the photoelectric conversion unit.
- the width of the insulating region 401 on the first main surface that is, from the end of the transition region of the first transparent electrode layer to the second transparent electrode
- the shortest distance to the layer needs to be greater than zero.
- the width of the insulating region is preferably less than 1.5 mm.
- a metal collector electrode is formed on the transparent electrode layers 61 and 62 in order to effectively extract photogenerated carriers.
- the collector electrode on the light receiving surface side is formed in a predetermined pattern.
- the collector electrode on the back surface side may be patterned, or may be formed on substantially the entire surface of the transparent electrode layer.
- the pattern collecting electrode 7 is formed on the transparent electrode layer 61 on the light receiving surface side
- the back metal electrode layer 8 is formed on the entire surface on the transparent electrode layer 62 on the back surface side.
- Examples of the method for forming the metal electrode layer on the entire surface of the transparent electrode layer include dry processes such as various PVD methods and CVD methods, paste application, and plating methods.
- As the back metal electrode layer it is desirable to use a material having a high reflectance of light in the near-infrared to infrared wavelength region and high conductivity and chemical stability. Examples of materials satisfying such characteristics include silver, copper, and aluminum.
- the pattern collecting electrode is formed by a method of printing a conductive paste, a plating method, or the like.
- the collector electrode is formed by inkjet, screen printing, spraying, or the like. Screen printing is preferable from the viewpoint of productivity.
- screen printing a process of printing a conductive paste composed of metal particles and a resin binder by screen printing is preferably used.
- the pattern collecting electrode is formed by plating
- the insulating layer 9 is preferably formed on the transparent electrode layer 61.
- the insulating layer 9 is preferably formed up to the peripheral edge of the first main surface.
- the insulating layer is also formed on the electrode layer non-formation region 615. Therefore, when the metal electrode 72 is formed by a plating method, the photoelectric conversion unit 40 can be chemically and electrically protected from the plating solution. Therefore, the diffusion of impurities and the like in the plating solution to the crystalline silicon substrate can be suppressed, and improvement in long-term reliability of the solar cell can be expected.
- the insulating layer 9 is also formed on the side surface of the photoelectric conversion portion.
- the side surface of the photoelectric conversion unit and the interconnector are in contact, a short circuit with the interconnector is prevented if an insulating layer is formed on the side surface. Therefore, the conversion efficiency of the solar cell module can be improved.
- the insulating layer 9 on the metal seed 71 needs to be provided with the perforations 9h.
- a method for forming perforations in the insulating layer a method of patterning the insulating layer using a resist can be given.
- perforations may be formed in the insulating layer by a method such as laser irradiation, mechanical drilling, or chemical etching.
- the following techniques and the like can be adopted as a method of forming the plated metal electrode through the perforation of the insulating layer.
- a groove penetrating the insulating layer is provided to expose the surface or side surface of the transparent electrode layer, and a metal seed is deposited on the exposed surface of the transparent electrode layer by photoplating or the like.
- a metal electrode layer is formed by plating using a metal seed as a starting point (see Japanese Patent Application Laid-Open No. 2011-199045).
- the insulating layer becomes discontinuous, so that perforations are formed.
- a metal electrode is formed by plating using this perforation as a starting point (WO2011 / 045287). After the insulating layer is formed on the metal seed containing the low melting point material or at the time of forming the insulating layer, the low melting point material is thermally fluidized by heating to form a perforation in the insulating layer on the metal seed, and this perforation is the starting point. A metal electrode is formed by plating (WO2013 / 077038). After the self-assembled monolayer is formed as the insulating layer, the self-assembled monolayer on the metal seed is peeled and removed, thereby forming perforations in the insulating layer (the metal seed is exposed). A metal electrode is formed by plating using the exposed metal seed as a starting point. Since the self-assembled monomolecular film is formed on the transparent electrode layer, the deposition of the metal electrode on the transparent electrode layer is suppressed (WO 2014/097829).
- the electrode layer is formed in a state where the mask plate and the substrate are in contact with each other at the tapered surface, and the substrate is damaged when the substrate is placed or taken out, or cracks at the end surface are generated. Therefore, the coverage of the insulating layer formed on the electrode layer (especially the transition region) on the peripheral edge of the substrate or on the electrode layer non-formation region is improved. Therefore, there is a tendency that the plating metal is prevented from being deposited at an undesired location such as the periphery of the substrate.
- the transparent electrode layer on the light receiving surface side of the heterojunction solar cell as a mask has been mainly described.
- the transparent electrode layer on the back surface side is formed into a mask, and the light receiving surface side is entirely formed without using a mask.
- a transparent electrode layer may be formed.
- this invention is applicable also to various solar cells provided with an electrode layer and a collector electrode on the photoelectric conversion part containing a silicon substrate other than a heterojunction solar cell.
- the solar cell of the present invention When the solar cell of the present invention is put into practical use, it is preferably sealed by a sealing material and modularized.
- the modularization of the solar cell is performed by an appropriate method.
- a bus bar is connected to the collector electrode via an interconnector such as a tab, so that a plurality of solar cells are connected in series or in parallel, and sealed by a sealing material and a glass plate, thereby being modularized. Done.
Landscapes
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Engineering & Computer Science (AREA)
- Materials Engineering (AREA)
- Mechanical Engineering (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Photovoltaic Devices (AREA)
Abstract
Description
ヘテロ接合太陽電池101の光電変換部40は、単結晶シリコン基板1の第一の主面および第二の主面のそれぞれに、第一導電型シリコン系薄膜31および第二導電型シリコン系薄膜32を備える。これらの導電型シリコン系薄膜は、いずれか一方がp型であり、他方がn型である。
光電変換部40の導電型シリコン系薄膜31,32上には、導電性酸化物を主成分とする透明電極層61,62が形成される。導電性酸化物としては、例えば、酸化亜鉛や酸化インジウム、酸化錫等を単独で、あるいは複合酸化物として用いることができる。導電性、光学特性、および長期信頼性の観点から、インジウム系酸化物が好ましく、中でも酸化インジウム錫(ITO)を主成分とするものがより好ましく用いられる。透明電極層61,62の膜厚は、透明性、導電性、および光反射低減の観点から、10nm以上140nm以下であることが好ましい。
本発明では、第一電極層61の製膜時に、基板の周縁がマスクと接触した状態で製膜が行われることにより、第一の主面の周縁は電極層非形成領域615となる。そのため、第二電極層62が側面および反対面の周端に回り込んで製膜されている場合でも、光電変換部40の第一の主面上に、第一電極層および第二電極層のいずれも形成されていない絶縁領域401が存在する。絶縁領域401が存在することにより、電極層製膜時の回り込みによる短絡の問題を解決できる。
ヘテロ接合太陽電池では、光電変換部40の第二の主面上(導電型シリコン系薄膜32上)に、第二電極層62が形成される。第二電極層の製膜は、第一電極層の製膜の前後いずれに行ってもよい。図1に示すように、第一の主面の周縁に電極層非形成領域615が存在するため、第二電極層62が、光電変換部40の第二の主面の周端まで形成され、光電変換部の側面および第一の主面の周端にまで回り込んで形成されている場合でも、第一の主面の周縁には、第一電極層および第二電極層のいずれも製膜されていない絶縁領域401が形成される。
ヘテロ接合太陽電池では、光生成キャリアを有効に取り出すために、透明電極層61,62上に、金属集電極が形成される。受光面側の集電極は、所定のパターン状に形成される。裏面側の集電極は、パターン状でもよく、透明電極層上の略全面に形成されていてもよい。図1に示す形態では、受光面側の透明電極層61上にパターン集電極7が形成され、裏面側の透明電極層62上の全面に裏面金属電極層8が形成されている。透明電極層上の全面に金属電極層を形成する方法としては、各種PVD法やCVD法等のドライプロセス、ペーストの塗布、めっき法等が挙げられる。裏面金属電極層としては、近赤外から赤外域の波長領域の光の反射率が高く、かつ導電性や化学的安定性が高い材料を用いることが望ましい。このような特性を満たす材料としては、銀、銅、アルミニウム等が挙げられる。
透明電極上に絶縁層を形成後、絶縁層を貫通する溝を設けて透明電極層の表面または側面を露出させ、透明電極層の露出面に光めっき等により金属シードを析出させた後、この金属シードを起点としてめっきにより金属電極層を形成する(特開2011-199045号参照)。
凹凸を有する金属シード上に、絶縁層を形成することにより、絶縁層が不連続となるため、穿孔が形成される。この穿孔を起点としてめっきにより金属電極を形成する(WO2011/045287号)。
低融点材料を含有する金属シード上に絶縁層を形成後、または絶縁層形成時に、加熱により低融点材料を熱流動させて、金属シード上の絶縁層に穿孔を形成し、この穿孔を起点としてめっきにより金属電極を形成する(WO2013/077038号)。
絶縁層として自己組織化単分子膜を形成後、金属シード上の自己組織化単分子膜が剥離除去されることにより、絶縁層に穿孔が形成される(金属シードが露出した状態となる)。露出した金属シードを起点としてめっきにより金属電極を形成する。透明電極層上には自己組織化単分子膜が形成されているため、透明電極層上への金属電極の析出が抑制される(WO2014/097829号)。
21,22. 真性シリコン系薄膜
31,32. 導電型シリコン系薄膜
61,62. 電極層
7. 集電極
71. シード層
72. 金属電極
8. 裏面電極
9. 絶縁層
9h. 穿孔
40.光電変換部
101.ヘテロ接合太陽電池
110,130. 基板
200. マスク板
210,230 載置平面
215,245 テーパ面
401. 絶縁領域
611. 主形成領域
613. 遷移成領域
615. 電極層非形成領域
Claims (16)
- 結晶シリコン基板を含む光電変換部の第一の主面上に第一電極層を備える太陽電池の製造方法であって、
結晶シリコン基板の第一の主面側に第一電極層が製膜される第一電極層形成工程において、開口を有するマスク板の開口縁部に、結晶シリコン基板の第一の主面側が接するように載置された状態で、デポアップ方式で製膜が行われることにより、第一の主面の周端への着膜が防止され、
前記マスク板の開口縁部は、前記結晶シリコン基板の第一の主面側と接する部位に、前記結晶シリコン基板の周端における撓み角に沿うテーパ面を有する、太陽電池の製造方法。 - 前記結晶シリコン基板の第一の主面側が凸となるように撓んだ状態で、前記第一電極層形成工程が実施され、
前記マスク板の開口縁部のテーパ面は、前記マスク板の下面から載置平面側に向かって開口が拡径するように形成されている、請求項1に記載の太陽電池の製造方法。 - 前記結晶シリコン基板の周端における撓み角θが0.1°~10°であり、前記マスク板の載置平面と前記テーパ面とのなす角αが、0.5θ~2θである、請求項1または2に記載の太陽電池の製造方法。
- 前記結晶シリコン基板の厚みが、10μm~150μmである、請求項1~3のいずれか1項に記載の太陽電池の製造方法。
- 前記第一電極層形成工程において、結晶シリコン基板の第一の主面側のマスク板による遮蔽領域に、マスク板の開口側から結晶シリコン基板の周端方向に向けて、前記第一電極層の被覆率または膜厚の少なくともいずれか一方が小さくなっている遷移領域が形成され、
前記遷移領域の幅が、0より大きく、1.5mm未満である、請求項1~4のいずれか1項に記載の太陽電池の製造方法。 - さらに、
前記第一電極層上に、パターン状の金属シードが形成される工程;
前記第一電極層上の全面に絶縁層が形成される工程;および
前記金属シードと導通する金属電極が、めっき法により形成される工程、をこの順に有し、
前記金属電極は、前記絶縁層に設けられた穿孔を介して、前記金属シードと導通される、請求項1~5のいずれか1項に記載の太陽電池の製造方法。 - 前記太陽電池において、前記結晶シリコン基板は表面テクスチャを有する単結晶シリコン基板であり、前記光電変換部は単結晶シリコン基板の両面に導電型シリコン系薄膜を備え、前記第一電極層は透明電極層であり、
前記結晶シリコン基板の第二の主面上に第二電極層が製膜される第二電極層形成工程をさらに有し、
前記第一電極層形成工程において、第一電極層が光電変換部の第一の主面の周端に形成されていないことにより、前記太陽電池は、第一電極層と第二電極層とが絶縁されている、請求項1~6のいずれか1項に記載の太陽電池の製造方法。 - 前記第二電極層形成工程において、前記結晶シリコン基板の第二の主面側の周端および側面にも、前記第二電極層が形成される、請求項7に記載の太陽電池の製造方法。
- 前記第二電極層形成工程において、前記第二電極層が前記結晶シリコン基板の第一の主面側の周端にも形成され、
前記結晶シリコン基板の第一の主面側において、前記第一電極層と前記第二電極層との最短距離が、0より大きく、1.5mm未満である、請求項8に記載の太陽電池の製造方法。 - 請求項1~9のいずれか1項に記載の方法により太陽電池が製造される工程;および前記太陽電池が封止材により封止される工程、をこの順に有する、太陽電池モジュールの製造方法。
- 表面テクスチャを有する単結晶シリコン基板の両面に導電型シリコン系薄膜を備える光電変換部と、前記光電変換部の第一の主面上の第一透明電極層と、前記光電変換部の第二の主面上の第二透明電極層とを有する太陽電池であって、
前記第二透明電極層は、光電変換部の第二の主面の周端および側面ならびに光電変換部の第一の主面の周端にも形成されており、
前記第一透明電極層が光電変換部の第一の主面の周端に形成されていないことにより、前記第一透明電極層と前記第二透明電極層とが絶縁されており、
前記第一透明電極層は、第一の主面の中央部における主形成領域と、主形成領域から光電変換部の周端方向に向けて、被覆率または膜厚の少なくともいずれか一方が小さくなっている遷移領域とを有し、
前記第一透明電極層は、前記遷移領域における結晶化度が、前記主形成領域における透明電極の結晶化度よりも大きい、太陽電池。 - 前記遷移領域の幅が、0より大きく、1.5mm未満である、請求項11に記載の太陽電池。
- 前記光電変換部の第一の主面において、前記第一透明電極層と前記第二透明電極層との最短距離が、0より大きく、1.5mm未満である、請求項11または12に記載の太陽電池。
- 前記シリコン基板の厚みが、10μm~150μmである、請求項11~13のいずれか1項に記載の太陽電池。
- 前記第一透明電極層上に、パターン状の金属シード、前記第一透明電極層上の全面に形成された絶縁層、および前記金属シードと導通する金属電極を備え、
前記金属電極は、前記絶縁層に設けられた穿孔を介して、前記金属シードと導通されている、請求項11~14のいずれか1項に記載の太陽電池。 - 請求項11~15のいずれか1項に記載の太陽電池が封止材により封止されている、太陽電池モジュール。
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2016551660A JP6650407B2 (ja) | 2014-09-30 | 2015-08-31 | 太陽電池の製造方法、および太陽電池モジュールの製造方法 |
US15/473,000 US20170200839A1 (en) | 2014-09-30 | 2017-03-29 | Solar cell, method for manufacturing same, solar cell module, and method for manufacturing same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2014202431 | 2014-09-30 | ||
JP2014-202431 | 2014-09-30 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/473,000 Continuation US20170200839A1 (en) | 2014-09-30 | 2017-03-29 | Solar cell, method for manufacturing same, solar cell module, and method for manufacturing same |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2016052046A1 true WO2016052046A1 (ja) | 2016-04-07 |
Family
ID=55630091
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2015/074656 WO2016052046A1 (ja) | 2014-09-30 | 2015-08-31 | 太陽電池およびその製造方法、ならびに太陽電池モジュールおよびその製造方法 |
Country Status (3)
Country | Link |
---|---|
US (1) | US20170200839A1 (ja) |
JP (1) | JP6650407B2 (ja) |
WO (1) | WO2016052046A1 (ja) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2018046143A (ja) * | 2016-09-14 | 2018-03-22 | 株式会社カネカ | 太陽電池及びその製造方法、並びに製膜装置 |
FR3058075A1 (fr) * | 2016-11-02 | 2018-05-04 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Plateau de detourage comportant une piece amovible |
WO2019235219A1 (ja) * | 2018-06-05 | 2019-12-12 | パナソニック株式会社 | 太陽電池セル、太陽電池モジュール及び太陽電池セルの製造方法 |
JP2020136283A (ja) * | 2019-02-12 | 2020-08-31 | 株式会社カネカ | マスクトレイ、及び、太陽電池セルの製造方法 |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
HUE053938T2 (hu) | 2016-01-12 | 2021-08-30 | Mestek Machinery Inc | Lézervágó szerszám védõburkolat-részegységgel csak a lézerégõfej számára |
CN110379894A (zh) * | 2019-06-14 | 2019-10-25 | 晋能光伏技术有限责任公司 | 一种异质结太阳能电池导电薄膜层防短接生产方法 |
CN113611640A (zh) * | 2021-05-28 | 2021-11-05 | 晋能光伏技术有限责任公司 | 一种镀膜载体和利用其增大异质结太阳能电池tco镀膜面积的方法 |
CN115125510A (zh) * | 2022-06-22 | 2022-09-30 | 中威新能源(成都)有限公司 | 化学气相沉积方法、载具、电池片及异质结电池 |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11158617A (ja) * | 1997-11-28 | 1999-06-15 | Miyagi Oki Denki Kk | スパッタリング方法およびスパッタリング装置 |
JP2009253257A (ja) * | 2008-04-11 | 2009-10-29 | Sumitomo Heavy Ind Ltd | 被成膜物の支持機構 |
JP2013118351A (ja) * | 2011-10-31 | 2013-06-13 | Mitsubishi Electric Corp | 太陽電池の製造装置、太陽電池、及び太陽電池の製造方法 |
WO2013161127A1 (ja) * | 2012-04-25 | 2013-10-31 | 株式会社カネカ | 太陽電池およびその製造方法、ならびに太陽電池モジュール |
EP2682990A1 (en) * | 2012-07-02 | 2014-01-08 | Roth & Rau AG | Hetero-junction solar cell with edge isolation and method of manufacturing same |
WO2014034677A1 (ja) * | 2012-08-29 | 2014-03-06 | 三菱電機株式会社 | 光起電力素子およびその製造方法 |
JP2014075418A (ja) * | 2012-10-03 | 2014-04-24 | Ulvac Japan Ltd | 太陽電池用シリコン基板及びその製造方法、並びに太陽電池 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
AU5400501A (en) * | 2000-06-27 | 2002-01-03 | Canon Kabushiki Kaisha | Photovoltaic element, producing method therefor, and solar cell modules |
US20070131276A1 (en) * | 2003-01-16 | 2007-06-14 | Han Nee | Photo-voltaic cells including solar cells incorporating silver-alloy reflective and/or transparent conductive surfaces |
WO2012105155A1 (ja) * | 2011-01-31 | 2012-08-09 | 三洋電機株式会社 | 光電変換装置及びその製造方法 |
WO2014148443A1 (ja) * | 2013-03-19 | 2014-09-25 | 長州産業株式会社 | 光起電力素子及びその製造方法 |
CN103413859B (zh) * | 2013-06-27 | 2016-03-16 | 友达光电股份有限公司 | 太阳能电池与其制作方法 |
US20150040970A1 (en) * | 2013-08-06 | 2015-02-12 | First Solar, Inc. | Vacuum Deposition System For Solar Cell Production And Method Of Manufacturing |
-
2015
- 2015-08-31 WO PCT/JP2015/074656 patent/WO2016052046A1/ja active Application Filing
- 2015-08-31 JP JP2016551660A patent/JP6650407B2/ja active Active
-
2017
- 2017-03-29 US US15/473,000 patent/US20170200839A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11158617A (ja) * | 1997-11-28 | 1999-06-15 | Miyagi Oki Denki Kk | スパッタリング方法およびスパッタリング装置 |
JP2009253257A (ja) * | 2008-04-11 | 2009-10-29 | Sumitomo Heavy Ind Ltd | 被成膜物の支持機構 |
JP2013118351A (ja) * | 2011-10-31 | 2013-06-13 | Mitsubishi Electric Corp | 太陽電池の製造装置、太陽電池、及び太陽電池の製造方法 |
WO2013161127A1 (ja) * | 2012-04-25 | 2013-10-31 | 株式会社カネカ | 太陽電池およびその製造方法、ならびに太陽電池モジュール |
EP2682990A1 (en) * | 2012-07-02 | 2014-01-08 | Roth & Rau AG | Hetero-junction solar cell with edge isolation and method of manufacturing same |
WO2014034677A1 (ja) * | 2012-08-29 | 2014-03-06 | 三菱電機株式会社 | 光起電力素子およびその製造方法 |
JP2014075418A (ja) * | 2012-10-03 | 2014-04-24 | Ulvac Japan Ltd | 太陽電池用シリコン基板及びその製造方法、並びに太陽電池 |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2018046143A (ja) * | 2016-09-14 | 2018-03-22 | 株式会社カネカ | 太陽電池及びその製造方法、並びに製膜装置 |
FR3058075A1 (fr) * | 2016-11-02 | 2018-05-04 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Plateau de detourage comportant une piece amovible |
WO2019235219A1 (ja) * | 2018-06-05 | 2019-12-12 | パナソニック株式会社 | 太陽電池セル、太陽電池モジュール及び太陽電池セルの製造方法 |
CN112219284A (zh) * | 2018-06-05 | 2021-01-12 | 松下电器产业株式会社 | 太阳能单电池、太阳能电池组件和太阳能单电池的制造方法 |
JP2020136283A (ja) * | 2019-02-12 | 2020-08-31 | 株式会社カネカ | マスクトレイ、及び、太陽電池セルの製造方法 |
JP7271213B2 (ja) | 2019-02-12 | 2023-05-11 | 株式会社カネカ | マスクトレイ、及び、太陽電池セルの製造方法 |
Also Published As
Publication number | Publication date |
---|---|
JPWO2016052046A1 (ja) | 2017-07-20 |
JP6650407B2 (ja) | 2020-02-19 |
US20170200839A1 (en) | 2017-07-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP6650407B2 (ja) | 太陽電池の製造方法、および太陽電池モジュールの製造方法 | |
US9722101B2 (en) | Solar cell, solar cell manufacturing method, and solar cell module | |
US8552520B2 (en) | Semiconductor devices and methods for manufacturing the same | |
EP2434548B1 (en) | Solar cell and method for manufacturing the same | |
US20180122964A1 (en) | Solar battery and solar battery module | |
EP2993700B1 (en) | Production method for a solar cell | |
US10964826B2 (en) | Solar cell and production method therefor, and solar cell module | |
MX2015004291A (es) | Dispositivos fotovoltaicos con rejillas metalicas galvanizadas. | |
CN102725858A (zh) | 太阳能电池及其制造方法 | |
JP6181979B2 (ja) | 太陽電池およびその製造方法、ならびに太陽電池モジュール | |
KR101768907B1 (ko) | 태양 전지 제조 방법 | |
US9337361B2 (en) | Photoelectric conversion device and manufacturing method thereof | |
US10522704B2 (en) | Solar cell, method for manufacturing same | |
US8912617B2 (en) | Method for making semiconductor light detection devices | |
US9761752B2 (en) | Solar cell, solar cell module, method for manufacturing solar cell, and method for manufacturing solar cell module | |
US9000291B2 (en) | Solar cell and method for manufacturing the same | |
JP6021392B2 (ja) | 光電変換装置の製造方法 | |
JP6164939B2 (ja) | 太陽電池およびその製造方法、ならびに太陽電池モジュール | |
CN108028290A (zh) | 光电转换元件、包括该光电转换元件的太阳能电池模块及太阳光发电系统 | |
US9780235B2 (en) | Solar cell, manufacturing method therefor, solar cell module, and manufacturing method therefor | |
JP6564219B2 (ja) | 結晶シリコン太陽電池およびその製造方法、ならびに太陽電池モジュール | |
JP6502147B2 (ja) | 太陽電池の製造方法および太陽電池モジュールの製造方法 | |
JP5917129B2 (ja) | 電極の作製方法、及び光電変換装置の作製方法 | |
JP6689757B2 (ja) | 光電変換素子、それを備えた太陽電池モジュールおよび太陽光発電システム | |
WO2013162024A1 (ja) | 太陽電池素子およびその製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 15847233 Country of ref document: EP Kind code of ref document: A1 |
|
ENP | Entry into the national phase |
Ref document number: 2016551660 Country of ref document: JP Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
32PN | Ep: public notification in the ep bulletin as address of the adressee cannot be established |
Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC. EPO FORM 1205A DATED 27.06.2017. |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 15847233 Country of ref document: EP Kind code of ref document: A1 |