US20160343843A1 - Semiconductor device and manufacturing method thereof - Google Patents
Semiconductor device and manufacturing method thereof Download PDFInfo
- Publication number
- US20160343843A1 US20160343843A1 US15/228,700 US201615228700A US2016343843A1 US 20160343843 A1 US20160343843 A1 US 20160343843A1 US 201615228700 A US201615228700 A US 201615228700A US 2016343843 A1 US2016343843 A1 US 2016343843A1
- Authority
- US
- United States
- Prior art keywords
- layer
- electron supply
- surface layer
- electron
- supply layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
- H10D30/471—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT]
- H10D30/475—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs
- H10D30/4755—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs having wide bandgap charge-carrier supplying layers, e.g. modulation doped HEMTs such as n-AlGaAs/GaAs HEMTs
-
- H01L29/7787—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/2654—Bombardment with radiation with high-energy radiation producing ion implantation in AIIIBV compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
- H01L21/3245—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering of AIIIBV compounds
-
- H01L29/2003—
-
- H01L29/205—
-
- H01L29/517—
-
- H01L29/66462—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/015—Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
- H10D30/471—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT]
- H10D30/475—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/824—Heterojunctions comprising only Group III-V materials heterojunctions, e.g. GaN/AlGaN heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/602—Heterojunction gate electrodes for FETs
Definitions
- the disclosures herein generally relate to a semiconductor device and a manufacturing method thereof.
- Nitride semiconductors such as GaN, AlN, and InN, or mixed crystals of these materials have wide band gaps, and are used as high-output electronic devices, short-wavelength light-emitting devices, and the like.
- FET field-effect transistors
- HEMT high electron mobility transistors
- a HEMT that uses such a nitride semiconductor is used for a high-output, high-efficiency amplifier, a high-power switching device or the like because it can operate with great current, high voltage, and low on-resistance.
- a HEMT having an InAlN/GaN structure that uses InAlN as an electron supply layer has great spontaneous polarization of InAlN, and can generate greater 2DEG than a HEMT having an AlGaN/GaN structure. Therefore, the HEMT having an InAlN/GaN structure can have the on-resistance lower than the HEMT having an AlGaN/GaN structure, with which characteristics of the semiconductor device can be improved.
- InAlN In (Indium) tends to be eliminated if a process such as heating is performed at a high temperature during a manufacturing process. If such elimination of In occurs in a semiconductor device using InAlN, it lowers characteristics of the semiconductor device, and it is not preferable.
- a semiconductor device includes an electron transit layer configured to be formed on a substrate; an electron supply layer configured to be formed on the electron transit layer; an upper surface layer configured to be formed on the electron supply layer; a gate electrode configured to be formed on the electron supply layer or the upper surface layer; a source electrode and a drain electrode configured to be formed on the upper surface layer; and first conductivity-type regions configured to be formed in the upper surface layer and the electron supply layer immediately below regions where the source electrode and the drain electrode are formed.
- the electron supply layer is formed of a nitride semiconductor including In.
- the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
- FIG. 1 is a structural view of a semiconductor device whose electron supply layer is formed of InAlN;
- FIGS. 2A-2C are first process views illustrating a manufacturing method of a semiconductor device having a structure illustrated in FIG. 1 ;
- FIGS. 3A-3C are second process views illustrating the manufacturing method of the semiconductor device having the structure illustrated in FIG. 1 ;
- FIG. 4 is a structural view of a semiconductor device according to a first embodiment
- FIGS. 5A-5C are first process views illustrating a manufacturing method of the semiconductor device according to the first embodiment
- FIGS. 6A-6C are second process views illustrating the manufacturing method of the semiconductor device according to the first embodiment
- FIG. 7 is a structural view of a semiconductor device according to a second embodiment
- FIGS. 8A-8C are first process views illustrating a manufacturing method of the semiconductor device according to the second embodiment
- FIGS. 9A-9C are second process views illustrating the manufacturing method of the semiconductor device according to the second embodiment.
- FIGS. 10A-10B are third process views illustrating the manufacturing method of the semiconductor device according to the second embodiment
- FIG. 11 is a structural view of a semiconductor device according to a third embodiment.
- FIGS. 12A-12C are first process views illustrating a manufacturing method of a semiconductor device according to the third embodiment
- FIGS. 13A-13C are second process views illustrating the manufacturing method of the semiconductor device according to the third embodiment.
- FIGS. 14A-14B are third process views illustrating the manufacturing method of the semiconductor device according to the third embodiment.
- FIG. 15 is a structural view of a semiconductor device according to a fourth embodiment.
- FIGS. 16A-16C are first process views illustrating a manufacturing method of a semiconductor device according to the fourth embodiment.
- FIGS. 17A-17C are second process views illustrating the manufacturing method of the semiconductor device according to the fourth embodiment.
- FIG. 18 is a structural view of a semiconductor device according to a fifth embodiment.
- FIGS. 19A-19C are first process views illustrating a manufacturing method of a semiconductor device according to the fifth embodiment.
- FIGS. 20A-20C are second process views illustrating the manufacturing method of the semiconductor device according to the fifth embodiment
- FIG. 21 is a structural view of a semiconductor device according to a sixth embodiment.
- FIGS. 22A-22C are first process views illustrating a manufacturing method of a semiconductor device according to the sixth embodiment.
- FIGS. 23A-23B are second process views illustrating the manufacturing method of the semiconductor device according to the sixth embodiment.
- FIG. 24 is a schematic view of a semiconductor device in a discrete package according to a seventh embodiment
- FIG. 25 is a circuit diagram of a power source device according to the seventh embodiment.
- FIG. 26 is a circuit diagram of a high-output amplifier according to the seventh embodiment.
- FIG. 1 is a structural view of a HEMT whose electron supply layer is formed of InAlN.
- the HEMT having this structure has layers formed on a substrate 910 made of SiC or the like where the layers include a buffer layer 911 formed of AlN and the like, an electron transit layer 921 formed of i-GaN, and an electron supply layer 922 formed of InAlN, which are stacked in this order.
- 2DEG 921 a is generated in the neighborhood of the interface between the electron transit layer 921 and the electron supply layer 922 in the electron transit layer 921 .
- a gate electrode 941 , a source electrode 942 , and a drain electrode 943 are formed on the electron supply layer 922 .
- In the HEMT having this structure InAlN has a wide band gap, which makes the contact resistance become great if the source electrode 942 and the drain electrode 943 are directly formed on InAlN, and it is not preferable. Therefore, there is a method to form n-type regions 920 a by ion implantation of an impurity element such as Si in the electron supply layer 922 and the electron transit layer 921 in regions where the source electrode 942 and the drain electrode 943 are formed. This makes it possible to lower the contact resistance between the electron supply layer 922 made of InAlN, and the source electrode 942 and the drain electrode 943 , in regions where the n-type regions 920 a are formed.
- an impurity element such as Si
- layers are formed on a substrate 910 made of SiC or the like that include a buffer layer 911 , an electron transit layer 921 , and an electron supply layer 922 .
- the buffer layer 911 , the electron transit layer 921 , and the electron supply layer 922 are formed by epitaxial growth using MOCVD (Metal Organic Chemical Vapor Deposition).
- MOCVD Metal Organic Chemical Vapor Deposition
- the buffer layer 911 is formed of a material including AlN and the like, and the electron transit layer 921 is formed of GaN, both at a substrate temperature of about 1000° C.
- the electron supply layer 922 is formed of InAlN, for example, In 0.17 Al 0.83 N at a substrate temperature of about 500 to 800° C.
- ion implantation is applied with an impurity element such as Si to regions 920 b where n-type regions 920 a are to be formed in the electron supply layer 922 and the electron transit layer 921 immediately below regions where a source electrode 942 and a drain electrode 943 are to be formed.
- impurity element such as Si
- a heat-protective film 931 is formed of SiN with the thickness of about 200 nm on the electron supply layer 922 .
- the heat-protective film 931 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state. Note that the heat-protective film 931 functions as a protective film when Si-activation annealing is performed later. If activation annealing is performed without forming such a heat-protective film 931 , the surface of the electron supply layer 922 formed of IaAlN becomes rough, which lowers the characteristics of the semiconductor device.
- Si-activation annealing is performed. Specifically, RTA (Rapid Thermal Annealing) is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in the regions 920 b , and the regions 920 b become the n-type regions 920 a . Note that it is preferable to perform Si-activation annealing at a temperature greater than or equal to 900° C. and less than or equal to 1500° C. because Si is not activated at a temperature less than 900° C.
- RTA Rapid Thermal Annealing
- the heat-protective film 931 is removed by using a solvent that includes hydrofluoric acid.
- a gate electrode 941 , the source electrode 942 , and the drain electrode 943 are formed on the electron supply layer 922 .
- the source electrode 942 and the drain electrode 943 are formed on the n-type regions 920 a in the electron supply layer 922 .
- the semiconductor device in the present embodiment has layers formed on a substrate 10 made of SiC or the like where the layers include a buffer layer 11 formed of AlN and the like, an electron transit layer 21 formed of i-GaN, an electron supply layer 22 formed of InAlN, and an upper surface layer 23 formed of AlGaN, which are stacked in this order.
- 2DEG 21 a is generated in the neighborhood of the interface between the electron transit layer 21 and the electron supply layer 22 in the electron transit layer 21 .
- the substrate 10 may be formed of a material other than SiC such as Si. Also, the electron transit layer 21 is formed to have the thickness of about 2 ⁇ m, the electron supply layer 22 is formed of In 0.17 Al 0.83 N having the thickness of about 10 nm, and the upper surface layer 23 is formed of Al 0.2 Ga 0.8 N having the thickness of about 10 nm.
- a gate electrode 41 , a source electrode 42 , and a drain electrode 43 are formed on the upper surface layer 23 .
- n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in regions where the source electrode 42 and the drain electrode 43 are formed. This makes it possible to lower the contact resistance between the upper surface layer 23 , and the source electrode 42 and the drain electrode 43 in the regions where the n-type regions 20 a are formed.
- the electron transit layer 21 is formed of a nitride semiconductor including In, which is InAlN, or may be formed of InGaN or InAlGaN. Also, the structure may be modified to have an intermediate layer made of AlN formed between the electron transit layer 21 and the electron supply layer 22 .
- the electron supply layer 22 may be formed of InAlGaN. In InAlN or the like, elimination of In is confirmed at a substrate temperature over 800° C. Therefore, it is preferable to set the substrate temperature greater than or equal to 500° C. and less than or equal to 800° C. when forming the electron supply layer 22 of InAlN or the like.
- the upper surface layer 23 may be formed as a layer not including In in a nitride semiconductor.
- it may be formed of a nitride of one or more elements selected among B, Al, Ga, which includes GaN, AlN, and BGaN.
- the upper surface layer 23 is formed as a film at substantially the same substrate temperature as that for forming the electron supply layer 22 .
- FIGS. 5A-6C Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on FIGS. 5A-6C .
- layers are formed on a substrate 10 made of SiC or the like that include a buffer layer 11 , an electron transit layer 21 , an electron supply layer 22 , and an upper surface layer 23 by epitaxial growth using MOCVD.
- the buffer layer 11 is formed of a material including AlN and the like, and the electron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C.
- the electron supply layer 22 is formed of InAlN, for example, In 0.17 Al 0.83 N at a substrate temperature of about 500 to 800° C.
- the upper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C.
- ion implantation is applied with an impurity element such as Si to the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in regions 20 b located immediately below regions where a source electrode 42 and a drain electrode 43 are to be formed, and the regions 20 b are to be formed as n-type regions 20 a .
- ion implantation is applied to the regions 20 b where the n-type regions 20 a are to be formed in the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 , with the impurity element such as Si to have the density of about 1 ⁇ 10 20 /cm 3 .
- Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1 ⁇ 10 15 /cm 2 .
- a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on the upper surface layer 23 .
- the heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state.
- Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in the regions 20 b , and the regions 20 b become the n-type regions 20 a.
- the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid.
- a gate electrode 41 , the source electrode 42 , and the drain electrode 43 are formed on the upper surface layer 23 .
- the source electrode 42 and the drain electrode 43 are formed on the n-type regions 20 a in the upper surface layer 23 .
- the semiconductor device can be manufactured according to the present embodiment.
- the upper surface layer 23 is formed as a crystal film of AlGaN formed by epitaxial growth on the electron supply layer 22 formed of InAlN.
- a finding is obtained that elimination of In in the electron supply layer 22 is suppressed by forming such a crystal film of AlGaN on InAlN even if it is heated at a high temperature such as 1100° C. Therefore, in the present embodiment, the Si-doped regions 20 b can become the n-type regions 20 a without causing defect of In in the electron supply layer 22 . Therefore, in the present embodiment, the on-resistance does not become great because the 2DEG 21 a is not reduced, and the contact resistance can be lowered at the source electrode 42 and the drain electrode 43 .
- the semiconductor device in the present embodiment has layers formed on a substrate 10 made of SiC or the like where the layers include a buffer layer 11 formed of AlN and the like, an electron transit layer 21 formed of i-GaN, an electron supply layer 22 formed of InAlN, and an upper surface layer formed of AlGaN, which are stacked in this order.
- 2DEG 21 a is generated in the neighborhood of the interface between the electron transit layer 21 and the electron supply layer 22 in the electron transit layer 21 .
- the substrate 10 may be formed of a material other than SiC such as Si. Also, the electron transit layer 21 is formed to have the thickness of about 2 ⁇ m, the electron supply layer 22 is formed of In 0.17 Al 0.83 N having the thickness of about nm, and the upper surface layer 23 is formed of Al 0.2 Ga 0.8 N having the thickness of about 10 nm.
- a source electrode 42 and a drain electrode are formed on the upper surface layer 23 .
- An opening 23 a is formed in a region where a gate electrode 41 is formed, by removing a part of the upper surface layer 23 , and the gate electrode 41 is formed on the electron supply layer 22 at the opening 23 a in the upper surface layer 23 .
- n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in regions where the source electrode 42 and the drain electrode 43 are formed. This makes it possible to lower the contact resistance between the upper surface layer 23 , and the source electrode 42 and the drain electrode 43 in the regions where the n-type regions 20 a are formed.
- FIGS. 8A-10B Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on FIGS. 8A-10B .
- layers are formed on a substrate 10 made of SiC or the like that include a buffer layer 11 , an electron transit layer 21 , an electron supply layer 22 , and an upper surface layer 23 by epitaxial growth using MOCVD.
- the buffer layer 11 is formed of a material including AlN and the like, and the electron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C.
- the electron supply layer 22 is formed of InAlN, for example, In 0.17 Al 0.83 N at a substrate temperature of about 500 to 800° C.
- the upper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C.
- ion implantation is applied with an impurity element such as Si to the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in regions 20 b located immediately below regions where a source electrode 42 and a drain electrode 43 are to be formed, and the regions 20 b are to be formed as n-type regions 20 a .
- ion implantation is applied to the regions 20 b where the n-type regions 20 a are to be formed in the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 , with the impurity element such as Si to have the density of about 1 ⁇ 10 20 /cm 3 .
- Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1 ⁇ 10 15 /cm 2 .
- a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on the upper surface layer 23 .
- the heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state.
- Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in the regions 20 b , and the regions 20 b become the n-type regions 20 a.
- the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid.
- the source electrode 42 , and the drain electrode 43 are formed on the upper surface layer 23 .
- the source electrode 42 and the drain electrode 43 are formed on the n-type regions 20 a in the upper surface layer 23 .
- an opening 23 a is formed by removing the upper surface layer 23 in a region where a gate electrode 41 is to be formed, and exposing the surface of the electron supply layer 22 .
- a photoresist pattern (not illustrated) is formed that has an opening in the region where the opening 23 a is to be formed.
- the opening 23 a is formed by removing the upper surface layer 23 in the region where the photoresist pattern is not formed, by dry etching that uses a chlorine-based gas, and exposing the electron supply layer 22 .
- the photoresist pattern (not illustrated) is removed by an organic solvent or the like.
- the gate electrode 41 is formed on the electron supply layer at the opening 23 a .
- the semiconductor device can be manufactured according to the present embodiment.
- the semiconductor device in the present embodiment has layers formed on a substrate 10 made of SiC or the like where the layers include a buffer layer 11 formed of AlN and the like, an electron transit layer formed of i-GaN, an electron supply layer 22 formed of InAlN, and an upper surface layer 23 formed of AlGaN, which are stacked in this order.
- 2DEG 21 a is generated in the neighborhood of the interface between the electron transit layer and the electron supply layer 22 in the electron transit layer 21 .
- the substrate 10 may be formed of a material other than SiC such as Si. Also, the electron transit layer 21 is formed to have the thickness of about 2 ⁇ m, the electron supply layer 22 is formed of In 0.17 Al 0.83 N having the thickness of about 10 nm, and the upper surface layer 23 is formed of Al 0.2 Ga 0.8 N having the thickness of about 10 nm.
- a gate electrode 41 is formed on the upper surface layer 23 . Also, a part of the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 are removed in regions where a source electrode 42 and a drain electrode 43 are formed. Thus, in the present embodiment, the source electrode 42 and the drain electrode 43 are formed contacting the electron transit layer 21 . Also, n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in neighboring regions where the source electrode 42 and the drain electrode 43 are formed. This makes it possible to further lower the contact resistance because the electron transit layer 21 directly contacts the source electrode 42 and the drain electrode 43 .
- FIGS. 12A-14B Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on FIGS. 12A-14B .
- layers are formed on a substrate 10 made of SiC or the like that include a buffer layer 11 , an electron transit layer 21 , an electron supply layer 22 , and an upper surface layer 23 by epitaxial growth using MOCVD.
- the buffer layer 11 is formed of a material including AlN and the like, and the electron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C.
- the electron supply layer 22 is formed of InAlN, for example, In 0.17 Al 0.83 N at a substrate temperature of about 500 to 800° C.
- the upper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C.
- ion implantation is applied with an impurity element such as Si to the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in regions 20 b in which a source electrode 42 and a drain electrode 43 are to be formed, and the regions 20 b are to be formed as n-type regions 20 a .
- ion implantation is applied to the regions 20 b where the n-type regions 20 a are to be formed in the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 , with the impurity element such as Si to have the density of about 1 ⁇ 10 20 /cm 3 .
- Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1 ⁇ 10 15 /cm 2 .
- a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on the upper surface layer 23 .
- the heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state.
- Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in the regions 20 b , and the regions 20 b become the n-type regions 20 a.
- the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid.
- openings 24 a are formed by removing a part of the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in regions where the source electrode 42 and the drain electrode 43 are to be formed. Specifically, by applying photoresist on the upper surface layer 23 , which is then exposed by an exposure device and developed, a photoresist pattern (not illustrated) is formed that has openings in the regions where the openings 24 a are to be formed.
- the openings 24 a are formed by removing the part of the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in the regions where the photoresist pattern is not formed, by dry etching that uses a chlorine-based gas, and exposing the electron transit layer 21 .
- the photoresist pattern (not illustrated) is removed by an organic solvent or the like.
- the source electrode 42 and the drain electrode 43 are formed at the openings 24 a.
- a gate electrode 41 is formed at a predetermined region on the upper surface layer 23 .
- the semiconductor device can be manufactured according to the present embodiment.
- the semiconductor device in the present embodiment has layers formed on a substrate 10 made of SiC or the like where the layers include a buffer layer 11 formed of AlN and the like, an electron transit layer 21 formed of i-GaN, an electron supply layer 22 formed of InAlN, which are stacked in this order.
- 2DEG 21 a is generated in the neighborhood of the interface between the electron transit layer 21 and the electron supply layer 22 in the electron transit layer 21 .
- the substrate 10 may be formed of a material other than SiC such as Si. Also, the electron transit layer 21 is formed to have the thickness of about 2 ⁇ m, and the electron supply layer 22 is formed of In 0.17 Al 0.83 N having the thickness of about 10 nm.
- a gate electrode 41 , a source electrode 42 , and a drain electrode 43 are formed on the electron supply layer 22 . Also, n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to the electron supply layer 22 and the electron transit layer 21 at regions where the source electrode 42 and the drain electrode 43 are formed. This makes it possible to lower the contact resistance with the source electrode 42 and the drain electrode 43 .
- FIGS. 16A-17C Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on FIGS. 16A-17C .
- layers are formed on a substrate 10 made of SiC or the like that include a buffer layer 11 , an electron transit layer 21 , an electron supply layer 22 , and an upper surface layer 23 by epitaxial growth using MOCVD.
- the buffer layer 11 is formed of a material including AlN and the like, and the electron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C.
- the electron supply layer 22 is formed of InAlN, for example, In 0.17 Al 0.83 N at a substrate temperature of about 500 to 800° C.
- the upper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C.
- ion implantation is applied with an impurity element such as Si to the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 in regions 20 b located immediately below regions where a source electrode 42 and a drain electrode 43 are to be formed, and the regions 20 b are to be formed as n-type regions 20 a .
- ion implantation is applied to the regions 20 b where the n-type regions 20 a are to be formed in the upper surface layer 23 , the electron supply layer 22 , and the electron transit layer 21 , with the impurity element such as Si to have the density of about 1 ⁇ 10 20 /cm 3 .
- Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1 ⁇ 10 15 /cm 2 .
- a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on the upper surface layer 23 .
- the heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state.
- Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in the regions 20 b , and the regions 20 b become the n-type regions 20 a.
- the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid, and then, the upper surface layer 23 is removed by dry etching or wet etching to expose the surface of the electron supply layer 22 .
- a gate electrode 41 , the source electrode 42 , and the drain electrode 43 are formed on the electron supply layer 22 .
- the source electrode 42 and the drain electrode 43 are formed on the n-type regions 20 a in the electron supply layer 22 .
- the semiconductor device can be manufactured according to the present embodiment.
- the heat-protective film 31 is formed in the present embodiment, substantially the same semiconductor device can be manufactured without forming a heat-protective film 31 .
- the upper surface layer 23 formed on the electron supply layer 22 is a crystal film, with which the surface of the electron supply layer 22 does not become rough even if a heat-protective film 31 is not formed.
- the content other than described above is substantially the same as in the first embodiment.
- the semiconductor device in the present embodiment has layers formed on a substrate 10 made of SiC or the like where the layers include a buffer layer 11 formed of AlN and the like, an electron transit layer 21 formed of i-GaN, an intermediate layer 25 formed of AlN, and an electron supply layer formed of InAlN, which are stacked in this order.
- 2DEG 21 a is generated in the neighborhood of the interface between the electron transit layer 21 and the electron supply layer 22 in the electron transit layer 21 .
- the substrate 10 may be formed of a material other than SiC such as Si.
- the electron transit layer 21 is formed to have the thickness of about 2 ⁇ m
- the electron supply layer 22 is formed of In 0.17 Al 0.83 N having the thickness of about 10 nm.
- the intermediate layer 25 has the thickness of about 1 nm.
- a gate electrode 41 , a source electrode 42 , and a drain electrode 43 are formed on the electron supply layer 22 . Also, n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to the electron supply layer 22 and the electron transit layer 21 at regions where the source electrode 42 and the drain electrode 43 are formed. This makes it possible to lower the contact resistance with the source electrode 42 and the drain electrode 43 .
- FIGS. 19A-20C Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on FIGS. 19A-20C .
- layers are formed on a substrate 10 made of SiC or the like that include a buffer layer 11 , an electron transit layer 21 , an intermediate layer 25 , an electron supply layer 22 , and the upper surface layer 23 by epitaxial growth using MOCVD.
- the buffer layer 11 is formed of a material including AlN and the like
- the electron transit layer 21 is formed of GaN
- the intermediate layer 25 is formed of AlN, all at a substrate temperature of about 1000° C.
- the electron supply layer 22 is formed of InAlN, for example, In 0.17 Al 0.83 N at a substrate temperature of about 500 to 800° C.
- the upper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C.
- ion implantation is applied with an impurity element such as Si to regions 20 b where n-type regions 20 a are to be formed in the upper surface layer 23 , the electron supply layer 22 , the intermediate layer 25 , and the electron transit layer 21 immediately below regions where a source electrode 42 and a drain electrode 43 are to be formed.
- ion implantation is applied to the regions 20 b where the n-type regions 20 a are to be formed in the upper surface layer 23 , the electron supply layer 22 , the intermediate layer 25 , and the electron transit layer 21 , with the impurity element such as Si to have the density of about 1 ⁇ 10 20 /cm 3 .
- Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1 ⁇ 10 15 /cm 2 .
- a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on the upper surface layer 23 .
- the heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state.
- Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in the regions 20 b , and the regions 20 b become the n-type regions 20 a.
- the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid, and then, the upper surface layer 23 is removed by dry etching or wet etching to expose the surface of the electron supply layer 22 .
- a gate electrode 41 , the source electrode 42 , and the drain electrode 43 are formed on the electron supply layer 22 .
- the source electrode 42 and the drain electrode 43 are formed on the n-type regions 20 a in the electron supply layer 22 .
- the semiconductor device can be manufactured according to the present embodiment.
- the structure having an intermediate layer 25 as in the present embodiment may be applied to the semiconductor devices in the first to third embodiments.
- the semiconductor device in the present embodiment has a structure in which an insulation film 60 is formed under a gate electrode 41 , instead of a structure in which n-type regions 20 a are formed in a nitride semiconductor layer contacting a source electrode 42 and a drain electrode 43 .
- characteristics of the semiconductor device can be improved, for example, by heating it at a high temperature of 800° C. or the like after forming the insulation film 60 .
- the semiconductor device in the present embodiment has layers formed on a substrate 10 made of SiC or the like where the layers include a buffer layer 11 formed of AlN and the like, an electron transit layer 21 formed of i-GaN, and an electron supply layer 22 formed of InAlN, and an upper surface layer 23 formed of AlGaN which are stacked in this order.
- 2DEG 21 a is generated in the neighborhood of the interface between the electron transit layer 21 and the electron supply layer 22 in the electron transit layer 21 .
- the substrate 10 may be formed of a material other than SiC such as Si. Also, the electron transit layer 21 is formed to have the thickness of about 2 ⁇ m, the electron supply layer 22 is formed of In 0.17 Al 0.83 N having the thickness of about nm, and the upper surface layer 23 is formed of Al 0.2 Ga 0.8 N having the thickness of about 10 nm.
- the source electrode 42 and the drain electrode 43 are formed on the upper surface layer 23 .
- the insulation film 60 is formed in a region on the upper surface layer 23 where the source electrode 42 and the drain electrode 43 are not formed, and the gate electrode 41 is formed in a predetermined region on the insulation film 60 .
- the insulation film 60 is formed of aluminum oxide (Al2O3) to have the thickness of about 40 nm.
- FIGS. 22A-23B Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on FIGS. 22A-23B .
- layers are formed on a substrate 10 made of SiC or the like that include a buffer layer 11 , an electron transit layer 21 , an electron supply layer 22 , and an upper surface layer 23 by epitaxial growth using MOCVD.
- the buffer layer 11 is formed of a material including AlN and the like, and the electron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C.
- the electron supply layer 22 is formed of InAlN, for example, In 0.17 Al 0.83 N at a substrate temperature of about 500 to 800° C.
- the upper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C.
- an insulation film 60 is formed on the upper surface layer 23 .
- a film of aluminum oxide (Al2O3) having the thickness of about 40 nm is formed by ALD (Atomic Layer Deposition) on the upper surface layer 23 , to form the insulation film 60 .
- ALD Atomic Layer Deposition
- openings 60 a are formed by removing the insulation film 60 in regions where a source electrode 42 and a drain electrode 43 are to be formed. Specifically, by applying photoresist on the insulation film 60 , which is then exposed by an exposure device and developed, a photoresist pattern (not illustrated) is formed that has openings in the regions where the source electrode 42 and the drain electrode 43 are to be formed. After that, the openings 60 a are formed by removing the insulation film 60 in the regions where the photoresist pattern is not formed, by dry etching that uses a chlorine-based gas, and exposing the surface of the upper surface layer 23 . After that, the photoresist pattern (not illustrated) is removed by an organic solvent or the like.
- the source electrode 42 and the drain electrode 43 are formed on the exposed upper surface layer 23 at the openings 60 a of the insulation film 60 .
- a gate electrode 41 is formed on the insulation film 60 .
- the semiconductor device can be manufactured according to the present embodiment.
- a smaller number of trap levels are formed in the insulation film 60 or the like, with which stable operation can be realized.
- the present embodiment relates to a semiconductor device, a power source device, and a high-frequency amplifier.
- the semiconductor device in the present embodiment includes a semiconductor device according to any of the first to sixth embodiments, which is contained in a discrete package, which will be described based on FIG. 24 .
- FIG. 24 schematically illustrates the inside of the discretely packaged semiconductor device in which positions of the electrodes and the like may be different from those in the first to sixth embodiments.
- a semiconductor device manufactured according to any of the first to sixth embodiments is cut off by dicing or the like to form a semiconductor chip 410 , which is a HEMT made of GaN semiconductor materials.
- the semiconductor chip 410 is fixed on a lead frame 420 by a die attachment agent 430 such as solder.
- a gate electrode 441 is connected with a gate lead 421 by a bonding wire 431
- a source electrode 442 is connected with a source lead 422 by a bonding wire 432
- a drain electrode 443 is connected with a drain lead 423 by a bonding wire 433 .
- the bonding wires 431 , 432 , and 433 are formed of a metal material such as Al.
- the gate electrode 441 is a gate electrode pad in the present embodiment, which is connected with the gate electrode 41 of the semiconductor device according to any of the first to sixth embodiments.
- the source electrode 442 is a source electrode pad, which is connected with the source electrode 42
- the drain electrode 443 is a drain electrode pad, which is connected with the drain electrode 43 .
- the HEMT made of GaN semiconductor materials can be manufactured as the discretely packaged semiconductor device.
- the power source device and the high-frequency amplifier in the present embodiment use one or more of the semiconductor devices in the first to sixth embodiments, respectively.
- the power source device 460 in the present embodiment includes a high-voltage primary circuit 461 , a low-voltage secondary circuit 462 , and a transformer 463 disposed between the primary circuit 461 and the secondary circuit 462 .
- the primary circuit 461 includes an AC power supply 464 , a so-called “bridge rectifier circuit” 465 , multiple (four in the example in FIG. 25 ) switching elements 466 , and a switching element 467 .
- the secondary circuit 462 includes multiple (three in the example in FIG. 25 ) switching elements 468 . In the example in FIG.
- semiconductor devices according to any of the first to sixth embodiments are used as the switching elements 466 and 467 in the primary circuit 461 .
- the switching elements 466 and 467 in the primary circuit 461 are normally-off semiconductor devices.
- the switching elements 468 used in the secondary circuit 462 use usual MISFETs (metal insulator semiconductor field effect transistors) formed of silicon.
- the high-frequency amplifier 470 in the present embodiment may be used for, for example, a power amplifier in a base station of cellular phones.
- This high-frequency amplifier 470 includes a digital predistortion circuit 471 , mixers 472 , a power amplifier 473 , and a directional coupler 474 .
- the digital predistortion circuit 471 compensates for non-linear distortion of an input signal.
- One of the mixers 472 mixes the input signal having non-linear distortion compensated for, with an alternating current signal.
- the power amplifier 473 amplifies the input signal having been mixed with the alternating current signal. In the example illustrated in FIG.
- the power amplifier 473 includes a HEMT, or a semiconductor device according to any of the first to sixth embodiments.
- the directional coupler 474 monitors the input signal and an output signal. In the circuit illustrated in FIG. 26 , by turning on/off a switch, for example, it is possible to mix the output signal with an alternating current signal by using the other mixer 472 , and to transmit the mixed signal to the digital predistortion circuit 471 .
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- High Energy & Nuclear Physics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Junction Field-Effect Transistors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Dc-Dc Converters (AREA)
Abstract
A semiconductor device includes an electron transit layer configured to be formed on a substrate; an electron supply layer configured to be formed on the electron transit layer; an upper surface layer configured to be formed on the electron supply layer; a gate electrode configured to be formed on the electron supply layer or the upper surface layer; a source electrode and a drain electrode configured to be formed on the upper surface layer; and first conductivity-type regions configured to be formed in the upper surface layer and the electron supply layer immediately below regions where the source electrode and the drain electrode are formed. The electron supply layer is formed of a nitride semiconductor including In. The upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
Description
- This application is a divisional of application Ser. No. 14/445,135, filed Jul. 29, 2014, which is based upon and claims the benefit of priority of the prior Japanese Priority Application No. 2013-167851 filed on Aug. 12, 2013, the entire contents of which are hereby incorporated by reference.
- The disclosures herein generally relate to a semiconductor device and a manufacturing method thereof.
- Nitride semiconductors such as GaN, AlN, and InN, or mixed crystals of these materials have wide band gaps, and are used as high-output electronic devices, short-wavelength light-emitting devices, and the like. To be used as high-output devices, technologies relating to field-effect transistors (FET), especially, high electron mobility transistors (HEMT) have been developed. A HEMT that uses such a nitride semiconductor is used for a high-output, high-efficiency amplifier, a high-power switching device or the like because it can operate with great current, high voltage, and low on-resistance.
- Among such nitride semiconductors, a HEMT having an InAlN/GaN structure that uses InAlN as an electron supply layer has great spontaneous polarization of InAlN, and can generate greater 2DEG than a HEMT having an AlGaN/GaN structure. Therefore, the HEMT having an InAlN/GaN structure can have the on-resistance lower than the HEMT having an AlGaN/GaN structure, with which characteristics of the semiconductor device can be improved.
-
- [Patent Document 1] Japanese Laid-open Patent Publication No. 2002-359256
- [Patent Document 2] Japanese Patent No. 3740744
- However, when InAlN is used in a semiconductor device, In (Indium) tends to be eliminated if a process such as heating is performed at a high temperature during a manufacturing process. If such elimination of In occurs in a semiconductor device using InAlN, it lowers characteristics of the semiconductor device, and it is not preferable.
- Therefore, a semiconductor device and its manufacturing method have been desired for the semiconductor device using InAlN that can be manufactured without lowering the characteristics.
- According to at least an embodiment of the present invention, a semiconductor device includes an electron transit layer configured to be formed on a substrate; an electron supply layer configured to be formed on the electron transit layer; an upper surface layer configured to be formed on the electron supply layer; a gate electrode configured to be formed on the electron supply layer or the upper surface layer; a source electrode and a drain electrode configured to be formed on the upper surface layer; and first conductivity-type regions configured to be formed in the upper surface layer and the electron supply layer immediately below regions where the source electrode and the drain electrode are formed. The electron supply layer is formed of a nitride semiconductor including In. The upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
- The object and advantages of the embodiment will be realized and attained by means of the elements and combinations particularly pointed out in the claims. It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention as claimed.
-
FIG. 1 is a structural view of a semiconductor device whose electron supply layer is formed of InAlN; -
FIGS. 2A-2C are first process views illustrating a manufacturing method of a semiconductor device having a structure illustrated inFIG. 1 ; -
FIGS. 3A-3C are second process views illustrating the manufacturing method of the semiconductor device having the structure illustrated inFIG. 1 ; -
FIG. 4 is a structural view of a semiconductor device according to a first embodiment; -
FIGS. 5A-5C are first process views illustrating a manufacturing method of the semiconductor device according to the first embodiment; -
FIGS. 6A-6C are second process views illustrating the manufacturing method of the semiconductor device according to the first embodiment; -
FIG. 7 is a structural view of a semiconductor device according to a second embodiment; -
FIGS. 8A-8C are first process views illustrating a manufacturing method of the semiconductor device according to the second embodiment; -
FIGS. 9A-9C are second process views illustrating the manufacturing method of the semiconductor device according to the second embodiment; -
FIGS. 10A-10B are third process views illustrating the manufacturing method of the semiconductor device according to the second embodiment; -
FIG. 11 is a structural view of a semiconductor device according to a third embodiment; -
FIGS. 12A-12C are first process views illustrating a manufacturing method of a semiconductor device according to the third embodiment; -
FIGS. 13A-13C are second process views illustrating the manufacturing method of the semiconductor device according to the third embodiment; -
FIGS. 14A-14B are third process views illustrating the manufacturing method of the semiconductor device according to the third embodiment; -
FIG. 15 is a structural view of a semiconductor device according to a fourth embodiment; -
FIGS. 16A-16C are first process views illustrating a manufacturing method of a semiconductor device according to the fourth embodiment; -
FIGS. 17A-17C are second process views illustrating the manufacturing method of the semiconductor device according to the fourth embodiment; -
FIG. 18 is a structural view of a semiconductor device according to a fifth embodiment; -
FIGS. 19A-19C are first process views illustrating a manufacturing method of a semiconductor device according to the fifth embodiment; -
FIGS. 20A-20C are second process views illustrating the manufacturing method of the semiconductor device according to the fifth embodiment; -
FIG. 21 is a structural view of a semiconductor device according to a sixth embodiment; -
FIGS. 22A-22C are first process views illustrating a manufacturing method of a semiconductor device according to the sixth embodiment; -
FIGS. 23A-23B are second process views illustrating the manufacturing method of the semiconductor device according to the sixth embodiment; -
FIG. 24 is a schematic view of a semiconductor device in a discrete package according to a seventh embodiment; -
FIG. 25 is a circuit diagram of a power source device according to the seventh embodiment; and -
FIG. 26 is a circuit diagram of a high-output amplifier according to the seventh embodiment. - In the following, embodiments of the present invention will be described with reference to the drawings. Note that the same numerical codes are assigned to the same members, and repetition of their description may be omitted.
- First, a HEMT will be described that has a structure using InAlN in its electron supply layer.
FIG. 1 is a structural view of a HEMT whose electron supply layer is formed of InAlN. The HEMT having this structure has layers formed on asubstrate 910 made of SiC or the like where the layers include abuffer layer 911 formed of AlN and the like, anelectron transit layer 921 formed of i-GaN, and anelectron supply layer 922 formed of InAlN, which are stacked in this order. With this structure,2DEG 921 a is generated in the neighborhood of the interface between theelectron transit layer 921 and theelectron supply layer 922 in theelectron transit layer 921. Also, agate electrode 941, asource electrode 942, and adrain electrode 943 are formed on theelectron supply layer 922. - In the HEMT having this structure, InAlN has a wide band gap, which makes the contact resistance become great if the
source electrode 942 and thedrain electrode 943 are directly formed on InAlN, and it is not preferable. Therefore, there is a method to form n-type regions 920 a by ion implantation of an impurity element such as Si in theelectron supply layer 922 and theelectron transit layer 921 in regions where thesource electrode 942 and thedrain electrode 943 are formed. This makes it possible to lower the contact resistance between theelectron supply layer 922 made of InAlN, and thesource electrode 942 and thedrain electrode 943, in regions where the n-type regions 920 a are formed. - Next, a manufacturing method will be described for the HEMT that has the structure illustrated in
FIG. 1 , based onFIGS. 2A-3C . - First, as illustrated in
FIG. 2A , layers are formed on asubstrate 910 made of SiC or the like that include abuffer layer 911, anelectron transit layer 921, and anelectron supply layer 922. Note that thebuffer layer 911, theelectron transit layer 921, and theelectron supply layer 922 are formed by epitaxial growth using MOCVD (Metal Organic Chemical Vapor Deposition). Thebuffer layer 911 is formed of a material including AlN and the like, and theelectron transit layer 921 is formed of GaN, both at a substrate temperature of about 1000° C. Theelectron supply layer 922 is formed of InAlN, for example, In0.17Al0.83N at a substrate temperature of about 500 to 800° C. - Next, as illustrated in
FIG. 2B , ion implantation is applied with an impurity element such as Si toregions 920 b where n-type regions 920 a are to be formed in theelectron supply layer 922 and theelectron transit layer 921 immediately below regions where asource electrode 942 and adrain electrode 943 are to be formed. Specifically, ion implantation is applied to theregions 920 b where the n-type regions 920 a are to be formed in theelectron supply layer 922 and theelectron transit layer 921, with the impurity element such as Si to have the density of about 1×1020/cm3. - Next, as illustrated in
FIG. 2C , a heat-protective film 931 is formed of SiN with the thickness of about 200 nm on theelectron supply layer 922. The heat-protective film 931 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state. Note that the heat-protective film 931 functions as a protective film when Si-activation annealing is performed later. If activation annealing is performed without forming such a heat-protective film 931, the surface of theelectron supply layer 922 formed of IaAlN becomes rough, which lowers the characteristics of the semiconductor device. - Next, as illustrated in
FIG. 3A , Si-activation annealing is performed. Specifically, RTA (Rapid Thermal Annealing) is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in theregions 920 b, and theregions 920 b become the n-type regions 920 a. Note that it is preferable to perform Si-activation annealing at a temperature greater than or equal to 900° C. and less than or equal to 1500° C. because Si is not activated at a temperature less than 900° C. - Next, as illustrated in
FIG. 3B , the heat-protective film 931 is removed by using a solvent that includes hydrofluoric acid. - Next, as illustrated in
FIG. 3C , agate electrode 941, thesource electrode 942, and thedrain electrode 943 are formed on theelectron supply layer 922. Note that thesource electrode 942 and thedrain electrode 943 are formed on the n-type regions 920 a in theelectron supply layer 922. Thus, the HEMT having the structure illustrated inFIG. 1 can be manufactured. - In a HEMT manufactured by such a manufacturing method, In is eliminated that has been included in the
electron supply layer 922 during the Si-activation annealing illustrated inFIG. 3A , and In penetrates into the inside of the heat-protective film 931 formed of SiN. This results in defect of In in theelectron supply layer 922. If such defect of In occurs in theelectron supply layer 922, the generated2DEG 921 a is reduced, and the on-resistance becomes high. - (Semiconductor Device)
- Next, a semiconductor device will be described according to an embodiment of the present invention based on
FIG. 4 . The semiconductor device in the present embodiment has layers formed on asubstrate 10 made of SiC or the like where the layers include abuffer layer 11 formed of AlN and the like, anelectron transit layer 21 formed of i-GaN, anelectron supply layer 22 formed of InAlN, and anupper surface layer 23 formed of AlGaN, which are stacked in this order. With this structure, 2DEG 21 a is generated in the neighborhood of the interface between theelectron transit layer 21 and theelectron supply layer 22 in theelectron transit layer 21. - The
substrate 10 may be formed of a material other than SiC such as Si. Also, theelectron transit layer 21 is formed to have the thickness of about 2 μm, theelectron supply layer 22 is formed of In0.17Al0.83N having the thickness of about 10 nm, and theupper surface layer 23 is formed of Al0.2Ga0.8N having the thickness of about 10 nm. - A
gate electrode 41, asource electrode 42, and adrain electrode 43 are formed on theupper surface layer 23. Also, n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 in regions where thesource electrode 42 and thedrain electrode 43 are formed. This makes it possible to lower the contact resistance between theupper surface layer 23, and thesource electrode 42 and thedrain electrode 43 in the regions where the n-type regions 20 a are formed. - In the present embodiment, the
electron transit layer 21 is formed of a nitride semiconductor including In, which is InAlN, or may be formed of InGaN or InAlGaN. Also, the structure may be modified to have an intermediate layer made of AlN formed between theelectron transit layer 21 and theelectron supply layer 22. Theelectron supply layer 22 may be formed of InAlGaN. In InAlN or the like, elimination of In is confirmed at a substrate temperature over 800° C. Therefore, it is preferable to set the substrate temperature greater than or equal to 500° C. and less than or equal to 800° C. when forming theelectron supply layer 22 of InAlN or the like. - Also, the
upper surface layer 23 may be formed as a layer not including In in a nitride semiconductor. For example, it may be formed of a nitride of one or more elements selected among B, Al, Ga, which includes GaN, AlN, and BGaN. Also, in the present embodiment, theupper surface layer 23 is formed as a film at substantially the same substrate temperature as that for forming theelectron supply layer 22. - (Manufacturing Method of Semiconductor Device)
- Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on
FIGS. 5A-6C . - First, as illustrated in
FIG. 5A , layers are formed on asubstrate 10 made of SiC or the like that include abuffer layer 11, anelectron transit layer 21, anelectron supply layer 22, and anupper surface layer 23 by epitaxial growth using MOCVD. Thebuffer layer 11 is formed of a material including AlN and the like, and theelectron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C. Theelectron supply layer 22 is formed of InAlN, for example, In0.17Al0.83N at a substrate temperature of about 500 to 800° C. Theupper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C. - Next, as illustrated in
FIG. 5B , ion implantation is applied with an impurity element such as Si to theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 inregions 20 b located immediately below regions where asource electrode 42 and adrain electrode 43 are to be formed, and theregions 20 b are to be formed as n-type regions 20 a. Specifically, ion implantation is applied to theregions 20 b where the n-type regions 20 a are to be formed in theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21, with the impurity element such as Si to have the density of about 1×1020/cm3. For example, when performing Si ion implantation, Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1×1015/cm2. - Next, as illustrated in
FIG. 5C , a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on theupper surface layer 23. The heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state. - Next, as illustrated in
FIG. 6A , Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in theregions 20 b, and theregions 20 b become the n-type regions 20 a. - Next, as illustrated in
FIG. 6B , the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid. - Next, as illustrated in
FIG. 6C , agate electrode 41, thesource electrode 42, and thedrain electrode 43 are formed on theupper surface layer 23. Note that thesource electrode 42 and thedrain electrode 43 are formed on the n-type regions 20 a in theupper surface layer 23. Thus, the semiconductor device can be manufactured according to the present embodiment. - In the present embodiment, the
upper surface layer 23 is formed as a crystal film of AlGaN formed by epitaxial growth on theelectron supply layer 22 formed of InAlN. A finding is obtained that elimination of In in theelectron supply layer 22 is suppressed by forming such a crystal film of AlGaN on InAlN even if it is heated at a high temperature such as 1100° C. Therefore, in the present embodiment, the Si-dopedregions 20 b can become the n-type regions 20 a without causing defect of In in theelectron supply layer 22. Therefore, in the present embodiment, the on-resistance does not become great because the 2DEG 21 a is not reduced, and the contact resistance can be lowered at thesource electrode 42 and thedrain electrode 43. - Next, a second embodiment will be described.
- (Semiconductor Device)
- Next, a semiconductor device will be described according to the present invention based on
FIG. 7 . The semiconductor device in the present embodiment has layers formed on asubstrate 10 made of SiC or the like where the layers include abuffer layer 11 formed of AlN and the like, anelectron transit layer 21 formed of i-GaN, anelectron supply layer 22 formed of InAlN, and an upper surface layer formed of AlGaN, which are stacked in this order. With this structure, 2DEG 21 a is generated in the neighborhood of the interface between theelectron transit layer 21 and theelectron supply layer 22 in theelectron transit layer 21. - The
substrate 10 may be formed of a material other than SiC such as Si. Also, theelectron transit layer 21 is formed to have the thickness of about 2 μm, theelectron supply layer 22 is formed of In0.17Al0.83N having the thickness of about nm, and theupper surface layer 23 is formed of Al0.2Ga0.8N having the thickness of about 10 nm. - A
source electrode 42 and a drain electrode are formed on theupper surface layer 23. Anopening 23 a is formed in a region where agate electrode 41 is formed, by removing a part of theupper surface layer 23, and thegate electrode 41 is formed on theelectron supply layer 22 at theopening 23 a in theupper surface layer 23. This shortens the distance between thegate electrode 41 and the 2DEG 21 a, with which a high-frequency characteristic can be improved. Also, n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 in regions where thesource electrode 42 and thedrain electrode 43 are formed. This makes it possible to lower the contact resistance between theupper surface layer 23, and thesource electrode 42 and thedrain electrode 43 in the regions where the n-type regions 20 a are formed. - (Manufacturing Method of Semiconductor Device)
- Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on
FIGS. 8A-10B . - First, as illustrated in
FIG. 8A , layers are formed on asubstrate 10 made of SiC or the like that include abuffer layer 11, anelectron transit layer 21, anelectron supply layer 22, and anupper surface layer 23 by epitaxial growth using MOCVD. Thebuffer layer 11 is formed of a material including AlN and the like, and theelectron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C. Theelectron supply layer 22 is formed of InAlN, for example, In0.17Al0.83N at a substrate temperature of about 500 to 800° C. Theupper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C. - Next, as illustrated in
FIG. 8B , ion implantation is applied with an impurity element such as Si to theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 inregions 20 b located immediately below regions where asource electrode 42 and adrain electrode 43 are to be formed, and theregions 20 b are to be formed as n-type regions 20 a. Specifically, ion implantation is applied to theregions 20 b where the n-type regions 20 a are to be formed in theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21, with the impurity element such as Si to have the density of about 1×1020/cm3. For example, when performing Si ion implantation, Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1×1015/cm2. - Next, as illustrated in
FIG. 8C , a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on theupper surface layer 23. The heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state. - Next, as illustrated in
FIG. 9A , Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in theregions 20 b, and theregions 20 b become the n-type regions 20 a. - Next, as illustrated in
FIG. 9B , the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid. - Next, as illustrated in
FIG. 9C , thesource electrode 42, and thedrain electrode 43 are formed on theupper surface layer 23. Note that thesource electrode 42 and thedrain electrode 43 are formed on the n-type regions 20 a in theupper surface layer 23. - Next, as illustrated in
FIG. 10A , an opening 23 a is formed by removing theupper surface layer 23 in a region where agate electrode 41 is to be formed, and exposing the surface of theelectron supply layer 22. Specifically, by applying photoresist on theupper surface layer 23, which is then exposed by an exposure device and developed, a photoresist pattern (not illustrated) is formed that has an opening in the region where the opening 23 a is to be formed. After that, the opening 23 a is formed by removing theupper surface layer 23 in the region where the photoresist pattern is not formed, by dry etching that uses a chlorine-based gas, and exposing theelectron supply layer 22. After that, the photoresist pattern (not illustrated) is removed by an organic solvent or the like. - Next, as illustrated in
FIG. 10B , thegate electrode 41 is formed on the electron supply layer at theopening 23 a. Thus, the semiconductor device can be manufactured according to the present embodiment. - Note that the content other than described above is substantially the same as in the first embodiment.
- Next, a third embodiment will be described.
- (Semiconductor Device)
- A semiconductor device will be described according to the present invention based on
FIG. 11 . The semiconductor device in the present embodiment has layers formed on asubstrate 10 made of SiC or the like where the layers include abuffer layer 11 formed of AlN and the like, an electron transit layer formed of i-GaN, anelectron supply layer 22 formed of InAlN, and anupper surface layer 23 formed of AlGaN, which are stacked in this order. With this structure, 2DEG 21 a is generated in the neighborhood of the interface between the electron transit layer and theelectron supply layer 22 in theelectron transit layer 21. - The
substrate 10 may be formed of a material other than SiC such as Si. Also, theelectron transit layer 21 is formed to have the thickness of about 2 μm, theelectron supply layer 22 is formed of In0.17Al0.83N having the thickness of about 10 nm, and theupper surface layer 23 is formed of Al0.2Ga0.8N having the thickness of about 10 nm. - A
gate electrode 41 is formed on theupper surface layer 23. Also, a part of theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 are removed in regions where asource electrode 42 and adrain electrode 43 are formed. Thus, in the present embodiment, thesource electrode 42 and thedrain electrode 43 are formed contacting theelectron transit layer 21. Also, n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 in neighboring regions where thesource electrode 42 and thedrain electrode 43 are formed. This makes it possible to further lower the contact resistance because theelectron transit layer 21 directly contacts thesource electrode 42 and thedrain electrode 43. - (Manufacturing Method of Semiconductor Device)
- Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on
FIGS. 12A-14B . - First, as illustrated in
FIG. 12A , layers are formed on asubstrate 10 made of SiC or the like that include abuffer layer 11, anelectron transit layer 21, anelectron supply layer 22, and anupper surface layer 23 by epitaxial growth using MOCVD. Thebuffer layer 11 is formed of a material including AlN and the like, and theelectron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C. Theelectron supply layer 22 is formed of InAlN, for example, In0.17Al0.83N at a substrate temperature of about 500 to 800° C. Theupper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C. - Next, as illustrated in
FIG. 12B , ion implantation is applied with an impurity element such as Si to theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 inregions 20 b in which asource electrode 42 and adrain electrode 43 are to be formed, and theregions 20 b are to be formed as n-type regions 20 a. Specifically, ion implantation is applied to theregions 20 b where the n-type regions 20 a are to be formed in theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21, with the impurity element such as Si to have the density of about 1×1020/cm3. For example, when performing Si ion implantation, Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1×1015/cm2. - Next, as illustrated in
FIG. 12C , a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on theupper surface layer 23. The heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state. - Next, as illustrated in
FIG. 13A , Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in theregions 20 b, and theregions 20 b become the n-type regions 20 a. - Next, as illustrated in
FIG. 13B , the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid. - Next, as illustrated in
FIG. 13C ,openings 24 a are formed by removing a part of theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 in regions where thesource electrode 42 and thedrain electrode 43 are to be formed. Specifically, by applying photoresist on theupper surface layer 23, which is then exposed by an exposure device and developed, a photoresist pattern (not illustrated) is formed that has openings in the regions where theopenings 24 a are to be formed. After that, theopenings 24 a are formed by removing the part of theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 in the regions where the photoresist pattern is not formed, by dry etching that uses a chlorine-based gas, and exposing theelectron transit layer 21. After that, the photoresist pattern (not illustrated) is removed by an organic solvent or the like. - Next, as illustrated in
FIG. 14A , thesource electrode 42 and thedrain electrode 43 are formed at theopenings 24 a. - Next, as illustrated in
FIG. 14B , agate electrode 41 is formed at a predetermined region on theupper surface layer 23. Thus, the semiconductor device can be manufactured according to the present embodiment. - Note that the content other than described above is substantially the same as in the first embodiment.
- Next, a fourth embodiment will be described.
- (Semiconductor Device)
- Next, a semiconductor device will be described according to the present invention based on
FIG. 15 . The semiconductor device in the present embodiment has layers formed on asubstrate 10 made of SiC or the like where the layers include abuffer layer 11 formed of AlN and the like, anelectron transit layer 21 formed of i-GaN, anelectron supply layer 22 formed of InAlN, which are stacked in this order. With this structure, 2DEG 21 a is generated in the neighborhood of the interface between theelectron transit layer 21 and theelectron supply layer 22 in theelectron transit layer 21. - The
substrate 10 may be formed of a material other than SiC such as Si. Also, theelectron transit layer 21 is formed to have the thickness of about 2 μm, and theelectron supply layer 22 is formed of In0.17Al0.83N having the thickness of about 10 nm. - A
gate electrode 41, asource electrode 42, and adrain electrode 43 are formed on theelectron supply layer 22. Also, n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to theelectron supply layer 22 and theelectron transit layer 21 at regions where thesource electrode 42 and thedrain electrode 43 are formed. This makes it possible to lower the contact resistance with thesource electrode 42 and thedrain electrode 43. - (Manufacturing Method of Semiconductor Device)
- Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on
FIGS. 16A-17C . - First, as illustrated in
FIG. 16A , layers are formed on asubstrate 10 made of SiC or the like that include abuffer layer 11, anelectron transit layer 21, anelectron supply layer 22, and anupper surface layer 23 by epitaxial growth using MOCVD. Thebuffer layer 11 is formed of a material including AlN and the like, and theelectron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C. Theelectron supply layer 22 is formed of InAlN, for example, In0.17Al0.83N at a substrate temperature of about 500 to 800° C. Theupper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C. - Next, as illustrated in
FIG. 16B , ion implantation is applied with an impurity element such as Si to theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21 inregions 20 b located immediately below regions where asource electrode 42 and adrain electrode 43 are to be formed, and theregions 20 b are to be formed as n-type regions 20 a. Specifically, ion implantation is applied to theregions 20 b where the n-type regions 20 a are to be formed in theupper surface layer 23, theelectron supply layer 22, and theelectron transit layer 21, with the impurity element such as Si to have the density of about 1×1020/cm3. For example, when performing Si ion implantation, Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1×1015/cm2. - Next, as illustrated in
FIG. 16C , a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on theupper surface layer 23. The heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state. - Next, as illustrated in
FIG. 17A , Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in theregions 20 b, and theregions 20 b become the n-type regions 20 a. - Next, as illustrated in
FIG. 17B , the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid, and then, theupper surface layer 23 is removed by dry etching or wet etching to expose the surface of theelectron supply layer 22. - Next, as illustrated in
FIG. 17C , agate electrode 41, thesource electrode 42, and thedrain electrode 43 are formed on theelectron supply layer 22. Note that thesource electrode 42 and thedrain electrode 43 are formed on the n-type regions 20 a in theelectron supply layer 22. Thus, the semiconductor device can be manufactured according to the present embodiment. - Note that although a case is described where the heat-
protective film 31 is formed in the present embodiment, substantially the same semiconductor device can be manufactured without forming a heat-protective film 31. This is because theupper surface layer 23 formed on theelectron supply layer 22 is a crystal film, with which the surface of theelectron supply layer 22 does not become rough even if a heat-protective film 31 is not formed. Note that the content other than described above is substantially the same as in the first embodiment. - Next, a fifth embodiment will be described.
- (Semiconductor Device)
- Next, a semiconductor device will be described according to the present invention based on
FIG. 18 . The semiconductor device in the present embodiment has layers formed on asubstrate 10 made of SiC or the like where the layers include abuffer layer 11 formed of AlN and the like, anelectron transit layer 21 formed of i-GaN, anintermediate layer 25 formed of AlN, and an electron supply layer formed of InAlN, which are stacked in this order. With this structure, 2DEG 21 a is generated in the neighborhood of the interface between theelectron transit layer 21 and theelectron supply layer 22 in theelectron transit layer 21. - The
substrate 10 may be formed of a material other than SiC such as Si. Also, theelectron transit layer 21 is formed to have the thickness of about 2 μm, and theelectron supply layer 22 is formed of In0.17Al0.83N having the thickness of about 10 nm. Also, theintermediate layer 25 has the thickness of about 1 nm. - A
gate electrode 41, asource electrode 42, and adrain electrode 43 are formed on theelectron supply layer 22. Also, n-type regions 20 a are formed by applying ion implantation with an impurity element such as Si to theelectron supply layer 22 and theelectron transit layer 21 at regions where thesource electrode 42 and thedrain electrode 43 are formed. This makes it possible to lower the contact resistance with thesource electrode 42 and thedrain electrode 43. - (Manufacturing Method of Semiconductor Device)
- Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on
FIGS. 19A-20C . - First, as illustrated in
FIG. 19A , layers are formed on asubstrate 10 made of SiC or the like that include abuffer layer 11, anelectron transit layer 21, anintermediate layer 25, anelectron supply layer 22, and theupper surface layer 23 by epitaxial growth using MOCVD. Thebuffer layer 11 is formed of a material including AlN and the like, theelectron transit layer 21 is formed of GaN, and theintermediate layer 25 is formed of AlN, all at a substrate temperature of about 1000° C. Theelectron supply layer 22 is formed of InAlN, for example, In0.17Al0.83N at a substrate temperature of about 500 to 800° C. Theupper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C. - Next, as illustrated in
FIG. 19B , ion implantation is applied with an impurity element such as Si toregions 20 b where n-type regions 20 a are to be formed in theupper surface layer 23, theelectron supply layer 22, theintermediate layer 25, and theelectron transit layer 21 immediately below regions where asource electrode 42 and adrain electrode 43 are to be formed. Specifically, ion implantation is applied to theregions 20 b where the n-type regions 20 a are to be formed in theupper surface layer 23, theelectron supply layer 22, theintermediate layer 25, and theelectron transit layer 21, with the impurity element such as Si to have the density of about 1×1020/cm3. For example, when performing Si ion implantation, Si ions are implanted at an acceleration voltage of 40 keV and a dose of 1×1015/cm2. - Next, as illustrated in
FIG. 19C , a heat-protective film 31 is formed of SiN with the thickness of about 200 nm on theupper surface layer 23. The heat-protective film 31 is formed by CVD (Chemical Vapor Deposition), and has an amorphous state. - Next, as illustrated in
FIG. 20A , Si-activation annealing is performed. Specifically, RTA is performed to heat it for one minute at a temperature about 1100° C. This activates Si doped in theregions 20 b, and theregions 20 b become the n-type regions 20 a. - Next, as illustrated in
FIG. 20B , the heat-protective film 31 is removed by using a solvent that includes hydrofluoric acid, and then, theupper surface layer 23 is removed by dry etching or wet etching to expose the surface of theelectron supply layer 22. - Next, as illustrated in
FIG. 20C , agate electrode 41, thesource electrode 42, and thedrain electrode 43 are formed on theelectron supply layer 22. Note that thesource electrode 42 and thedrain electrode 43 are formed on the n-type regions 20 a in theelectron supply layer 22. Thus, the semiconductor device can be manufactured according to the present embodiment. - Note that the content other than described above is substantially the same as in the fourth embodiment. Also, the structure having an
intermediate layer 25 as in the present embodiment may be applied to the semiconductor devices in the first to third embodiments. - Next, a sixth embodiment will be described.
- (Semiconductor Device)
- Next, a semiconductor device will be described according to the present invention based on
FIG. 21 . The semiconductor device in the present embodiment has a structure in which aninsulation film 60 is formed under agate electrode 41, instead of a structure in which n-type regions 20 a are formed in a nitride semiconductor layer contacting asource electrode 42 and adrain electrode 43. In such a semiconductor device having theinsulation film 60 formed, characteristics of the semiconductor device can be improved, for example, by heating it at a high temperature of 800° C. or the like after forming theinsulation film 60. - Specifically, the semiconductor device in the present embodiment has layers formed on a
substrate 10 made of SiC or the like where the layers include abuffer layer 11 formed of AlN and the like, anelectron transit layer 21 formed of i-GaN, and anelectron supply layer 22 formed of InAlN, and anupper surface layer 23 formed of AlGaN which are stacked in this order. With this structure, 2DEG 21 a is generated in the neighborhood of the interface between theelectron transit layer 21 and theelectron supply layer 22 in theelectron transit layer 21. - The
substrate 10 may be formed of a material other than SiC such as Si. Also, theelectron transit layer 21 is formed to have the thickness of about 2 μm, theelectron supply layer 22 is formed of In0.17Al0.83N having the thickness of about nm, and theupper surface layer 23 is formed of Al0.2Ga0.8N having the thickness of about 10 nm. - The
source electrode 42 and thedrain electrode 43 are formed on theupper surface layer 23. Also, theinsulation film 60 is formed in a region on theupper surface layer 23 where thesource electrode 42 and thedrain electrode 43 are not formed, and thegate electrode 41 is formed in a predetermined region on theinsulation film 60. In the present embodiment, theinsulation film 60 is formed of aluminum oxide (Al2O3) to have the thickness of about 40 nm. - (Manufacturing Method of Semiconductor Device)
- Next, a manufacturing method of the semiconductor device in the present embodiment will be described based on
FIGS. 22A-23B . - First, as illustrated in
FIG. 22A , layers are formed on asubstrate 10 made of SiC or the like that include abuffer layer 11, anelectron transit layer 21, anelectron supply layer 22, and anupper surface layer 23 by epitaxial growth using MOCVD. Thebuffer layer 11 is formed of a material including AlN and the like, and theelectron transit layer 21 is formed of GaN, both at a substrate temperature of about 1000° C. Theelectron supply layer 22 is formed of InAlN, for example, In0.17Al0.83N at a substrate temperature of about 500 to 800° C. Theupper surface layer 23 is formed of AlGaN, for example, Al0.2Ga0.8N at a substrate temperature of about 800° C. - Next, as illustrated in
FIG. 22B , aninsulation film 60 is formed on theupper surface layer 23. Specifically, a film of aluminum oxide (Al2O3) having the thickness of about 40 nm is formed by ALD (Atomic Layer Deposition) on theupper surface layer 23, to form theinsulation film 60. Note that after forming theinsulation film 60, it is heated for one minute at a temperature of about 800° C. in nitrogen atmosphere by RTA, with which characteristics of the manufactured semiconductor device can be improved. - Next, as illustrated in
FIG. 22C ,openings 60 a are formed by removing theinsulation film 60 in regions where asource electrode 42 and adrain electrode 43 are to be formed. Specifically, by applying photoresist on theinsulation film 60, which is then exposed by an exposure device and developed, a photoresist pattern (not illustrated) is formed that has openings in the regions where thesource electrode 42 and thedrain electrode 43 are to be formed. After that, theopenings 60 a are formed by removing theinsulation film 60 in the regions where the photoresist pattern is not formed, by dry etching that uses a chlorine-based gas, and exposing the surface of theupper surface layer 23. After that, the photoresist pattern (not illustrated) is removed by an organic solvent or the like. - Next, as illustrated in
FIG. 23A , thesource electrode 42 and thedrain electrode 43 are formed on the exposedupper surface layer 23 at theopenings 60 a of theinsulation film 60. - Next, as illustrated in
FIG. 23B , agate electrode 41 is formed on theinsulation film 60. Thus, the semiconductor device can be manufactured according to the present embodiment. - In the semiconductor device in the present embodiment, a smaller number of trap levels are formed in the
insulation film 60 or the like, with which stable operation can be realized. - Next, a seventh embodiment will be described. The present embodiment relates to a semiconductor device, a power source device, and a high-frequency amplifier.
- The semiconductor device in the present embodiment includes a semiconductor device according to any of the first to sixth embodiments, which is contained in a discrete package, which will be described based on
FIG. 24 . Note thatFIG. 24 schematically illustrates the inside of the discretely packaged semiconductor device in which positions of the electrodes and the like may be different from those in the first to sixth embodiments. - First, a semiconductor device manufactured according to any of the first to sixth embodiments is cut off by dicing or the like to form a
semiconductor chip 410, which is a HEMT made of GaN semiconductor materials. Thesemiconductor chip 410 is fixed on alead frame 420 by adie attachment agent 430 such as solder. - Next, a
gate electrode 441 is connected with agate lead 421 by abonding wire 431, asource electrode 442 is connected with asource lead 422 by abonding wire 432, and adrain electrode 443 is connected with adrain lead 423 by abonding wire 433. Note that thebonding wires gate electrode 441 is a gate electrode pad in the present embodiment, which is connected with thegate electrode 41 of the semiconductor device according to any of the first to sixth embodiments. Also, thesource electrode 442 is a source electrode pad, which is connected with thesource electrode 42, and thedrain electrode 443 is a drain electrode pad, which is connected with thedrain electrode 43. - Next, resin sealing is performed by a transfer molding method using a
mold resin 440. Thus, the HEMT made of GaN semiconductor materials can be manufactured as the discretely packaged semiconductor device. - Also, the power source device and the high-frequency amplifier in the present embodiment use one or more of the semiconductor devices in the first to sixth embodiments, respectively.
- Based on
FIG. 25 , the power source device will be described according to the present embodiment. Thepower source device 460 in the present embodiment includes a high-voltageprimary circuit 461, a low-voltagesecondary circuit 462, and atransformer 463 disposed between theprimary circuit 461 and thesecondary circuit 462. Theprimary circuit 461 includes anAC power supply 464, a so-called “bridge rectifier circuit” 465, multiple (four in the example inFIG. 25 ) switchingelements 466, and aswitching element 467. Thesecondary circuit 462 includes multiple (three in the example inFIG. 25 ) switchingelements 468. In the example inFIG. 25 , semiconductor devices according to any of the first to sixth embodiments are used as the switchingelements primary circuit 461. Note that it is preferable that the switchingelements primary circuit 461 are normally-off semiconductor devices. Also, the switchingelements 468 used in thesecondary circuit 462 use usual MISFETs (metal insulator semiconductor field effect transistors) formed of silicon. - Also, based on
FIG. 26 , the high-frequency amplifier in the present embodiment will be described. Thehigh frequency amplifier 470 in the present embodiment may be used for, for example, a power amplifier in a base station of cellular phones. This high-frequency amplifier 470 includes adigital predistortion circuit 471,mixers 472, apower amplifier 473, and adirectional coupler 474. Thedigital predistortion circuit 471 compensates for non-linear distortion of an input signal. One of themixers 472 mixes the input signal having non-linear distortion compensated for, with an alternating current signal. Thepower amplifier 473 amplifies the input signal having been mixed with the alternating current signal. In the example illustrated inFIG. 26 , thepower amplifier 473 includes a HEMT, or a semiconductor device according to any of the first to sixth embodiments. Thedirectional coupler 474 monitors the input signal and an output signal. In the circuit illustrated inFIG. 26 , by turning on/off a switch, for example, it is possible to mix the output signal with an alternating current signal by using theother mixer 472, and to transmit the mixed signal to thedigital predistortion circuit 471. - All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a showing of the superiority and inferiority of the invention. Although the embodiments of the present invention have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Claims (17)
1. A semiconductor device comprising:
an electron transit layer configured to be formed on a substrate;
an electron supply layer configured to be formed on the electron transit layer;
an upper surface layer configured to be formed on the electron supply layer;
a gate electrode configured to be formed on the electron supply layer or the upper surface layer;
a source electrode and a drain electrode configured to be formed on the upper surface layer; and
first conductivity-type regions configured to be formed in the upper surface layer and the electron supply layer immediately below regions where the source electrode and the drain electrode are formed,
wherein the electron supply layer is formed of a nitride semiconductor including In,
wherein the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
2. A semiconductor device comprising:
an electron transit layer configured to be formed on a substrate;
an electron supply layer configured to be formed on the electron transit layer;
an upper surface layer configured to be formed on the electron supply layer;
a gate electrode configured to be formed on the electron supply layer or the upper surface layer;
a source electrode and a drain electrode configured to be formed on the electron supply layer; and
first conductivity-type regions configured to be formed in the electron supply layer immediately below regions where the source electrode and the drain electrode are formed,
wherein the electron supply layer is formed of a nitride semiconductor including In,
wherein the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
3. The semiconductor device as claimed in claim 1 , wherein the first conductivity-type region is also formed in a part of the electron transit layer immediately below the regions where the source electrode and the drain electrode are formed.
4. A semiconductor device comprising:
an electron transit layer configured to be formed on a substrate;
an electron supply layer configured to be formed on the electron transit layer;
an upper surface layer configured to be formed on the electron supply layer;
a gate electrode configured to be formed on the electron supply layer or the upper surface layer;
a source electrode and a drain electrode configured to be formed on the electron transit layer; and
first conductivity-type regions configured to be formed in the electron transit layer contacting the source electrode and the drain electrode,
wherein the electron supply layer is formed of a nitride semiconductor including In,
wherein the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
5. The semiconductor device as claimed in claim 1 , wherein the first conductivity-type is n-type.
6. The semiconductor device as claimed in claim 1 , wherein the first conductivity-type regions have ion implantation applied with Si.
7. A semiconductor device comprising:
an electron transit layer configured to be formed on a substrate;
an electron supply layer configured to be formed on the electron transit layer;
an upper surface layer configured to be formed on the electron supply layer;
an insulation film configured to be formed on the upper surface layer;
a gate electrode configured to be formed on the insulation film; and
a source electrode and a drain electrode configured to be formed on the upper surface layer or the electron supply layer,
wherein the electron supply layer is formed of a nitride semiconductor including In,
wherein the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
8. The semiconductor device as claimed in claim 7 , wherein the insulation film is formed of a material including an aluminum oxide.
9. The semiconductor device as claimed in claim 1 , further comprising:
an intermediate layer configured to be formed between the electron transit layer and the electron supply layer,
wherein the intermediate layer is formed of a material including AlN.
10. The semiconductor device as claimed in claim 1 , wherein the upper surface layer is formed of a material including one of AlGaN, GaN, AlN, and BGaN.
11. The semiconductor device as claimed in claim 1 , wherein the electron supply layer is formed of a material including InAlN.
12. The semiconductor device as claimed in claim 1 , wherein the electron transit layer is formed of a material including GaN.
13. A manufacturing method of a semiconductor device, the method comprising:
forming an electron transit layer, an electron supply layer, and an upper surface layer in order on a substrate by epitaxial growth;
implanting ions of an impurity element of a first conductivity-type in regions immediately below where a source electrode and a drain electrode are formed in the electron supply layer and the upper surface layer;
applying heat to activate the ions so that the regions with the implanted ions become first conductivity-type regions;
forming the source electrode and the drain electrode on the upper surface layer;
forming a gate electrode on the upper surface layer,
wherein the electron supply layer is formed of a nitride semiconductor including In,
wherein the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
14. A manufacturing method of a semiconductor device, the method comprising:
forming an electron transit layer, an electron supply layer, and an upper surface layer in order on a substrate by epitaxial growth;
forming an insulation film on the upper surface layer;
applying heat after the forming the insulation film;
forming a source electrode and a drain electrode on the upper surface layer; and
forming a gate electrode on the insulation film,
wherein the electron supply layer is formed of a nitride semiconductor including In,
wherein the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
15. The manufacturing method of the semiconductor device as claimed in claim 14 , wherein the insulation film is formed of a material including an aluminum oxide.
16. A power source device comprising:
a semiconductor device including
an electron transit layer configured to be formed on a substrate,
an electron supply layer configured to be formed on the electron transit layer,
an upper surface layer configured to be formed on the electron supply layer,
a gate electrode configured to be formed on the electron supply layer or the upper surface layer,
a source electrode and a drain electrode configured to be formed on the upper surface layer, and
first conductivity-type regions configured to be formed in the upper surface layer and the electron supply layer immediately below regions where the source electrode and the drain electrode are formed,
wherein the electron supply layer is formed of a nitride semiconductor including In,
wherein the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
17. An amplifier comprising:
a semiconductor device including
an electron transit layer configured to be formed on a substrate,
an electron supply layer configured to be formed on the electron transit layer,
an upper surface layer configured to be formed on the electron supply layer,
a gate electrode configured to be formed on the electron supply layer or the upper surface layer,
a source electrode and a drain electrode configured to be formed on the upper surface layer, and
first conductivity-type regions configured to be formed in the upper surface layer and the electron supply layer immediately below regions where the source electrode and the drain electrode are formed,
wherein the electron supply layer is formed of a nitride semiconductor including In,
wherein the upper surface layer is formed of a material including a nitride of one or more elements selected among B, Al, and Ga.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/228,700 US20160343843A1 (en) | 2013-08-12 | 2016-08-04 | Semiconductor device and manufacturing method thereof |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2013-167851 | 2013-08-12 | ||
JP2013167851A JP6179266B2 (en) | 2013-08-12 | 2013-08-12 | Semiconductor device and manufacturing method of semiconductor device |
US14/445,135 US9437723B2 (en) | 2013-08-12 | 2014-07-29 | Manufacturing method of semiconductor device including indium |
US15/228,700 US20160343843A1 (en) | 2013-08-12 | 2016-08-04 | Semiconductor device and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/445,135 Division US9437723B2 (en) | 2013-08-12 | 2014-07-29 | Manufacturing method of semiconductor device including indium |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160343843A1 true US20160343843A1 (en) | 2016-11-24 |
Family
ID=51211703
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/445,135 Active US9437723B2 (en) | 2013-08-12 | 2014-07-29 | Manufacturing method of semiconductor device including indium |
US15/228,700 Abandoned US20160343843A1 (en) | 2013-08-12 | 2016-08-04 | Semiconductor device and manufacturing method thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/445,135 Active US9437723B2 (en) | 2013-08-12 | 2014-07-29 | Manufacturing method of semiconductor device including indium |
Country Status (5)
Country | Link |
---|---|
US (2) | US9437723B2 (en) |
EP (1) | EP2846358A3 (en) |
JP (1) | JP6179266B2 (en) |
CN (1) | CN104377239B (en) |
TW (1) | TWI549296B (en) |
Families Citing this family (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP6054620B2 (en) * | 2012-03-29 | 2016-12-27 | トランスフォーム・ジャパン株式会社 | Compound semiconductor device and manufacturing method thereof |
US10867792B2 (en) | 2014-02-18 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | High electron mobility transistor (HEMT) having an indium-containing layer and method of manufacturing the same |
KR102248478B1 (en) | 2014-09-18 | 2021-05-06 | 인텔 코포레이션 | Wurtzite heteroepitaxial structures with inclined sidewall facets for defect propagation control in silicon cmos-compatible semiconductor devices |
US10229991B2 (en) | 2014-09-25 | 2019-03-12 | Intel Corporation | III-N epitaxial device structures on free standing silicon mesas |
CN107078098B (en) | 2014-11-18 | 2021-04-06 | 英特尔公司 | CMOS circuit using N-channel and P-channel gallium nitride transistors |
KR102309482B1 (en) | 2014-12-18 | 2021-10-07 | 인텔 코포레이션 | N-channel gallium nitride transistors |
KR102504576B1 (en) | 2015-05-19 | 2023-02-28 | 인텔 코포레이션 | Semiconductor devices with raised doped crystalline structures |
US10388777B2 (en) | 2015-06-26 | 2019-08-20 | Intel Corporation | Heteroepitaxial structures with high temperature stable substrate interface material |
JP6597046B2 (en) * | 2015-08-20 | 2019-10-30 | 住友電気工業株式会社 | High electron mobility transistor |
JP6627408B2 (en) * | 2015-10-21 | 2020-01-08 | 住友電気工業株式会社 | Semiconductor device and method of manufacturing semiconductor device |
JP2017085006A (en) * | 2015-10-29 | 2017-05-18 | 富士通株式会社 | Compound semiconductor device and manufacturing method thereof |
JP6623684B2 (en) * | 2015-10-29 | 2019-12-25 | 富士通株式会社 | Semiconductor device and manufacturing method thereof, power supply device, high frequency amplifier |
JP6575304B2 (en) * | 2015-10-30 | 2019-09-18 | 富士通株式会社 | Semiconductor device, power supply device, amplifier, and semiconductor device manufacturing method |
JP6623691B2 (en) | 2015-10-30 | 2019-12-25 | 富士通株式会社 | Compound semiconductor device and method of manufacturing the same |
US9678709B1 (en) | 2015-11-25 | 2017-06-13 | Doppler Labs, Inc. | Processing sound using collective feedforward |
US9703524B2 (en) | 2015-11-25 | 2017-07-11 | Doppler Labs, Inc. | Privacy protection in collective feedforward |
US9584899B1 (en) | 2015-11-25 | 2017-02-28 | Doppler Labs, Inc. | Sharing of custom audio processing parameters |
US10658471B2 (en) | 2015-12-24 | 2020-05-19 | Intel Corporation | Transition metal dichalcogenides (TMDCS) over III-nitride heteroepitaxial layers |
US10388778B2 (en) * | 2016-11-18 | 2019-08-20 | Nexperia B.V. | Low resistance and leakage device |
US9780181B1 (en) * | 2016-12-07 | 2017-10-03 | Mitsubishi Electric Research Laboratories, Inc. | Semiconductor device with multi-function P-type diamond gate |
TWI692873B (en) * | 2017-07-03 | 2020-05-01 | 世界先進積體電路股份有限公司 | Hemt devices and fabrication method thereof |
US10217831B1 (en) | 2017-08-31 | 2019-02-26 | Vanguard International Semiconductor Corporation | High electron mobility transistor devices |
US12125888B2 (en) | 2017-09-29 | 2024-10-22 | Intel Corporation | Group III-nitride (III-N) devices with reduced contact resistance and their methods of fabrication |
US11233053B2 (en) | 2017-09-29 | 2022-01-25 | Intel Corporation | Group III-nitride (III-N) devices with reduced contact resistance and their methods of fabrication |
JP7032641B2 (en) * | 2018-01-11 | 2022-03-09 | 富士通株式会社 | Compound semiconductor device and its manufacturing method |
US10964803B2 (en) * | 2018-11-19 | 2021-03-30 | Texas Instruments Incorporated | Gallium nitride transistor with a doped region |
CN117043920A (en) * | 2021-04-02 | 2023-11-10 | 三菱电机株式会社 | Method for manufacturing semiconductor device |
JP2022187314A (en) * | 2021-06-07 | 2022-12-19 | 住友電気工業株式会社 | Semiconductor device and method for manufacturing semiconductor device |
CN114005867A (en) * | 2021-09-13 | 2022-02-01 | 西安电子科技大学广州研究院 | High electron mobility heterojunction structure and preparation method, diode and transistor |
CN118486717B (en) * | 2024-05-31 | 2024-12-27 | 深圳平湖实验室 | Transistor, method for manufacturing the same and electronic device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040007996A1 (en) * | 2002-07-08 | 2004-01-15 | Rohm Co., Ltd | Motor rotation rate detecting circuit and motor driving device |
US20040079965A1 (en) * | 2002-10-24 | 2004-04-29 | Akiyoshi Tamura | Heterojunction field effect transistor and manufacturing method thereof |
US20100027059A1 (en) * | 2008-07-30 | 2010-02-04 | Sharp Kabushiki Kaisha | Image processing apparatus and preview display method |
US20140264379A1 (en) * | 2013-03-15 | 2014-09-18 | The Government Of The United States Of America, As Represented By The Secretary Of The Navy | III-Nitride P-Channel Field Effect Transistor with Hole Carriers in the Channel |
US20150144953A1 (en) * | 2013-11-26 | 2015-05-28 | Darrell G. Hill | Transistors with field plates resistant to field plate material migration and methods of their fabrication |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5043778A (en) * | 1986-08-11 | 1991-08-27 | Texas Instruments Incorporated | Oxide-isolated source/drain transistor |
JP3740744B2 (en) * | 1996-07-12 | 2006-02-01 | ソニー株式会社 | Semiconductor growth method |
JP4663156B2 (en) | 2001-05-31 | 2011-03-30 | 富士通株式会社 | Compound semiconductor device |
US20050124176A1 (en) * | 2001-07-17 | 2005-06-09 | Takashi Sugino | Semiconductor device and method for fabricating the same and semiconductor device application system |
JP4330851B2 (en) * | 2001-07-17 | 2009-09-16 | 株式会社渡辺商行 | Manufacturing method of semiconductor device |
JP2005340417A (en) * | 2004-05-26 | 2005-12-08 | Mitsubishi Electric Corp | Heterojunction field effect semiconductor device |
JP2007317794A (en) | 2006-05-24 | 2007-12-06 | Mitsubishi Electric Corp | Semiconductor device, and its manufacturing method |
JP5442272B2 (en) | 2009-02-19 | 2014-03-12 | 日本電信電話株式会社 | Field effect transistor and method of manufacturing field effect transistor |
US8216924B2 (en) * | 2009-10-16 | 2012-07-10 | Cree, Inc. | Methods of fabricating transistors using laser annealing of source/drain regions |
JP2011210751A (en) * | 2010-03-26 | 2011-10-20 | Nec Corp | Group iii nitride semiconductor element, method of manufacturing group iii nitride semiconductor element, and electronic device |
JP5707763B2 (en) * | 2010-07-26 | 2015-04-30 | 住友電気工業株式会社 | Manufacturing method of semiconductor device |
CN103003931B (en) * | 2010-07-29 | 2016-01-13 | 日本碍子株式会社 | Epitaxial substrate for semiconductor device, semiconductor element, PN engage the manufacture method of diode element and epitaxial substrate for semiconductor device |
JP5914999B2 (en) * | 2011-06-08 | 2016-05-11 | 住友電気工業株式会社 | Manufacturing method of semiconductor device |
JP6231730B2 (en) * | 2011-09-28 | 2017-11-15 | 富士通株式会社 | Compound semiconductor device and manufacturing method thereof |
JP5953706B2 (en) * | 2011-11-02 | 2016-07-20 | 富士通株式会社 | Compound semiconductor device and manufacturing method thereof |
JP2013125918A (en) * | 2011-12-16 | 2013-06-24 | Sumitomo Electric Ind Ltd | Semiconductor device |
KR101608494B1 (en) * | 2011-12-19 | 2016-04-01 | 인텔 코포레이션 | Group iii-n transistors for system on chip(soc) architecture integrating power management and radio frequency circuits |
-
2013
- 2013-08-12 JP JP2013167851A patent/JP6179266B2/en active Active
-
2014
- 2014-07-22 TW TW103125147A patent/TWI549296B/en not_active IP Right Cessation
- 2014-07-23 EP EP14178191.4A patent/EP2846358A3/en not_active Withdrawn
- 2014-07-29 US US14/445,135 patent/US9437723B2/en active Active
- 2014-07-31 CN CN201410373778.7A patent/CN104377239B/en not_active Expired - Fee Related
-
2016
- 2016-08-04 US US15/228,700 patent/US20160343843A1/en not_active Abandoned
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040007996A1 (en) * | 2002-07-08 | 2004-01-15 | Rohm Co., Ltd | Motor rotation rate detecting circuit and motor driving device |
US20040079965A1 (en) * | 2002-10-24 | 2004-04-29 | Akiyoshi Tamura | Heterojunction field effect transistor and manufacturing method thereof |
US20100027059A1 (en) * | 2008-07-30 | 2010-02-04 | Sharp Kabushiki Kaisha | Image processing apparatus and preview display method |
US20140264379A1 (en) * | 2013-03-15 | 2014-09-18 | The Government Of The United States Of America, As Represented By The Secretary Of The Navy | III-Nitride P-Channel Field Effect Transistor with Hole Carriers in the Channel |
US20150144953A1 (en) * | 2013-11-26 | 2015-05-28 | Darrell G. Hill | Transistors with field plates resistant to field plate material migration and methods of their fabrication |
Also Published As
Publication number | Publication date |
---|---|
EP2846358A2 (en) | 2015-03-11 |
TW201511264A (en) | 2015-03-16 |
JP6179266B2 (en) | 2017-08-16 |
JP2015037105A (en) | 2015-02-23 |
EP2846358A3 (en) | 2015-07-01 |
TWI549296B (en) | 2016-09-11 |
US20150041860A1 (en) | 2015-02-12 |
CN104377239B (en) | 2018-06-19 |
US9437723B2 (en) | 2016-09-06 |
CN104377239A (en) | 2015-02-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9437723B2 (en) | Manufacturing method of semiconductor device including indium | |
US9818840B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
US8637904B2 (en) | Method of producing semiconductor device and semiconductor device | |
US8633494B2 (en) | Semiconductor device and method for manufacturing semiconductor device | |
US9269782B2 (en) | Semiconductor device | |
JP6575304B2 (en) | Semiconductor device, power supply device, amplifier, and semiconductor device manufacturing method | |
US20130075752A1 (en) | Semiconductor device and method of manufacturing the same | |
US9142638B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
JP7139774B2 (en) | Compound semiconductor device, method for manufacturing compound semiconductor device, and amplifier | |
JP2017085057A (en) | Semiconductor device and manufacturing method of semiconductor device | |
JP6252122B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
US10084059B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
EP2760051A2 (en) | High Electron Mobility Transistor (HEMT) | |
US20200227530A1 (en) | Semiconductor apparatus and method for producing same | |
JP2021027151A (en) | Semiconductor device, manufacturing method of semiconductor device, and amplifier | |
JP6729207B2 (en) | Semiconductor device and method of manufacturing semiconductor device | |
JP7102796B2 (en) | Semiconductor devices and manufacturing methods for semiconductor devices | |
JP6561559B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
JP7103145B2 (en) | Semiconductor devices, manufacturing methods for semiconductor devices, power supplies and amplifiers | |
JP2018129339A (en) | Semiconductor device, power supply device and amplifier | |
JP2024129896A (en) | NITRIDE SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING NITRIDE SEMICONDUCTOR DEVICE - Patent application |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |