US10103698B2 - Differential circuits with constant GM bias - Google Patents
Differential circuits with constant GM bias Download PDFInfo
- Publication number
- US10103698B2 US10103698B2 US15/633,521 US201715633521A US10103698B2 US 10103698 B2 US10103698 B2 US 10103698B2 US 201715633521 A US201715633521 A US 201715633521A US 10103698 B2 US10103698 B2 US 10103698B2
- Authority
- US
- United States
- Prior art keywords
- switch
- coupled
- amplifier
- voltage
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000000034 method Methods 0.000 abstract description 11
- 238000010586 diagram Methods 0.000 description 15
- 238000012986 modification Methods 0.000 description 7
- 230000004048 modification Effects 0.000 description 7
- 230000008901 benefit Effects 0.000 description 6
- 230000008713 feedback mechanism Effects 0.000 description 6
- 230000008569 process Effects 0.000 description 6
- 238000012360 testing method Methods 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 238000004590 computer program Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 238000007689 inspection Methods 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 230000009897 systematic effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/45179—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
- H03F3/45183—Long tailed pairs
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45479—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
- H03F3/45632—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit
- H03F3/45636—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit by using feedback means
- H03F3/45641—Measuring at the loading circuit of the differential amplifier
- H03F3/4565—Controlling the common source circuit of the differential amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45479—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
- H03F3/45632—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit
- H03F3/45636—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit by using feedback means
- H03F3/45641—Measuring at the loading circuit of the differential amplifier
- H03F3/45659—Controlling the loading circuit of the differential amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/34—Negative-feedback-circuit arrangements with or without positive feedback
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45008—Indexing scheme relating to differential amplifiers the addition of two signals being made by a resistor addition circuit for producing the common mode signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45022—One or more added resistors to the amplifying transistors in the differential amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45112—Indexing scheme relating to differential amplifiers the biasing of the differential amplifier being controlled from the input or the output signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45244—Indexing scheme relating to differential amplifiers the differential amplifier contains one or more explicit bias circuits, e.g. to bias the tail current sources, to bias the load transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45642—Indexing scheme relating to differential amplifiers the LC, and possibly also cascaded stages following it, being (are) controlled by the common mode signal derived to control a dif amp
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/45475—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using IC blocks as the active amplifying circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45479—Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
Definitions
- the present invention is directed to electrical circuits and techniques thereof.
- differential amplifiers have a wide range of applications.
- a differential amplifier amplifies the difference between two input voltages (differential mode voltage) and suppresses voltage common (common mode voltage) to the two input voltages.
- differential amplifiers are found in many circuits that utilize series negative feedback (op-amp follower, non-inverting amplifier, etc.), where one input is used for the input signal and the other for the feedback signal (usually implemented by operational amplifiers).
- differential amplifiers have been used in volume control circuits and automatic gain control circuits.
- differential amplifiers For data communication, differential amplifiers have also been used in amplitude modulation.
- the present invention is directed to electrical circuits and techniques thereof. More specifically, embodiments of the present invention provide a differential amplifier that has a differential amplifier section, a current source, and a feedback section.
- the differential amplifier section comprises NMOS transistors that respectively receive two voltage inputs and generate a differential output.
- the current source provides a long tail for the differential amplifier section.
- the feedback section generates a feedback voltage based on a reference bias voltage. The feedback voltage is used by an amplifier to control the current source and to keep the biasing and gain of the differential amplifier substantially constant.
- the present invention provides a different amplifier device that includes a first voltage input and a second voltage input.
- the device includes an output resistor.
- the device further includes a first switch comprising a first gate and a first drain and a first source.
- the first gate is coupled to the first voltage input.
- the device also includes a second switch comprising a second gate and a second drain and a second source.
- the second gate is coupled to the second voltage input.
- the second drain is coupled to the output resistor.
- the device additionally includes a voltage supply.
- the device further includes a feedback circuit comprising a third switch and a fourth switch.
- the third switch and the fourth switch are coupled to the voltage supply.
- the device additionally includes a bias generator circuit that is coupled to the voltage supply and the feedback circuit.
- the bias generator circuit is configured to provide a bias reference voltage to the feedback circuit.
- the device additionally includes a current source comprising a fifth switch and a first amplifier. The inputs terminals of the first amplifier are coupled to the second drain and the first voltage input. The output terminal of the first amplifier is coupled to a gate of the third switch.
- the present invention provides a different amplifier device that has a first voltage input and a second voltage input.
- the device also includes an output resistor.
- the device further includes a first switch comprising a first gate and a first drain and a first source. The first gate is coupled to the first voltage input.
- the device further includes a second switch comprising a second gate and a second drain and a second source. The second gate is coupled to the second voltage input, and the second drain is coupled to the output resistor.
- the device additionally includes a voltage supply.
- the device further includes a feedback circuit comprising a third switch and a fourth switch and a first amplifier. The third switch and the fourth switch are coupled to the voltage supply.
- the device further includes a bias generator circuit that is coupled to the voltage supply and the feedback circuit.
- the bias generator circuit is configured to provide a bias reference voltage to the feedback circuit.
- the device also includes a current source comprising a fifth switch and a second amplifier. The inputs terminals of the second amplifier are coupled to the second drain and the first voltage input. The output terminal of the second amplifier is coupled to a gate of the third switch.
- the present invention provides a different amplifier device that includes a first voltage input and a second voltage input.
- the device includes a first switch comprising a first gate and a first drain and a first source. The first gate is coupled to the first voltage input.
- the device also includes a second switch that includes a second gate and a second drain and a second source. The second gate is coupled to the second voltage input.
- the device includes a voltage supply.
- the device has a feedback circuit that includes a third switch and a fourth switch and a first amplifier. The third switch and the fourth switch are coupled to the voltage supply.
- the feedback circuit further includes a pair of common mode resistors.
- the device also includes a bias generator circuit that is coupled to the voltage supply and the feedback circuit.
- the bias generator circuit is configured to provide a bias reference voltage to the feedback circuit.
- the device has a current source comprising a fifth switch and a second amplifier. The inputs terminals of the second amplifier are coupled to the second drain and the first voltage input. The output terminal of the second amplifier is coupled to a gate of the third switch. The output terminal of the second amplifier is coupled to a slave circuit.
- embodiments of the present invention provide many advantages over conventional techniques. As explained below, invariability of bias and gain for differential amplifier circuits can be an important attribute of the circuit performance. In different operating conditions, such as process, voltage, temperature (PVT) and/or other factors, it is desirable to keep bias of differential amplifier circuits substantially constant. It is to be appreciated that embodiments of the present invention uses a feedback mechanism that keeps the transconductance and biasing of the differential amplifier substantially constant, thereby allowing precise operation of the differential amplifier circuits.
- Embodiments of the present invention can be implemented in conjunction with existing systems and processes.
- differential circuits according to embodiments of the present invention can be manufactured using existing fabrication processes and equipment, and they can be readily incorporated into products that need differential amplifier circuits. There are other benefits as well.
- FIG. 1 is a simplified diagram illustrating a conventional differential amplifier.
- FIG. 2 is a simplified diagram illustrating a differential amplifier device 200 according to an embodiment of the present invention.
- FIG. 3 is a simplified diagram illustrating a differential amplifier 300 with a feedback mechanism for constant biasing according to an embodiment of the present invention.
- FIG. 4 is a simplified diagram illustrating a test circuit for differential amplifiers according to embodiments of the present invention.
- FIGS. 5A and 5B are a diagram illustrating the advantages afford by differential amplifiers according embodiments of the present invention.
- the present invention is directed to electrical circuits and techniques thereof. More specifically, embodiments of the present invention provide a differential amplifier that has a differential amplifier section, a current source, and a feedback section.
- the differential amplifier section comprises NMOS transistors that respectively receive two voltage inputs and generate a differential output.
- the current source provides a long tail for the differential amplifier section.
- the feedback section generates a feedback voltage based on a reference bias voltage. The feedback voltage is used by an amplifier to control the current source and to keep the biasing and gain of the differential amplifier substantially constant.
- a precision reference bias is required to get the operating current or voltage from a reference. More specifically, a reference bias controls the basic operations of the main circuit, which includes an amplifier and other circuit components. The precision bias governs the variability of the main circuit (i.e., over process, voltage, and temperature) to meet the specifications. More specifically, it is desirable for differential amplifier circuits to provide substantially constant gain and/or transconductance, which can be affected by the bias point of the differential amplifier.
- FIG. 1 is a simplified diagram illustrating a conventional differential amplifier.
- Switches M 1 and M 2 form a different amplifier pair.
- Switches M 3 and M 4 form a current mirror.
- switches M 1 and M 2 are implemented using NMOS switches, and switches M 3 and M 4 are implemented using PMOS switches.
- NMOS transistors In ideal implementations of differential amplifiers implemented using NMOS transistors, a constant transconductance and bias is often assumed. For example, constant transconductance of M 1 and M 2 would translate to constant gain of the differential amplifier. Unfortunately, a constant transconductance bias is difficult to obtain.
- transconductance values of switches M 1 and M 2 are very close (i.e., g m1 ⁇ g m2 ), as they are typically implemented using matched NMOS transistors.
- DIBL drain-induced barrier lowering
- HCI hot carrier injection
- velocity saturation velocity saturation
- mobility degradation and others.
- switch M 2 drain changes due to switch M 4 diode connection, but switch M 1 drain remains constant.
- bias is sensitive to supply variation. Additionally, bias voltages of switches M 1 and M 2 depends on the threshold voltage V th and there is limited freedom to choose based on the slave circuit that they are connected to.
- the present invention provides a differential amplifier with a feedback mechanism that allows for constant transconductance bias. More specifically, the feedback mechanism maintain an almost exact relation between the transconductance g m1 and the resistance R, which in turn translates to a substantially constant gain for the differential amplifier. Transconductance value in combination with resistance R (of the output resistor) is related to the gain of the differential amplifier.
- the differential amplifiers according to the present invention are implemented with NMOS transistors with current source load implemented using PMOS transistors, which provide good supply rejection.
- NMOS transistors comprise a matched transistor pair that are characterized by substantially equally transconductance values.
- the differential amplifier is followed by a current source as a long tail.
- any element in a claim that does not explicitly state “means for” performing a specified function, or “step for” performing a specific function, is not to be interpreted as a “means” or “step” clause as specified in 35 U.S.C. Section 112, Paragraph 6.
- the use of “step of” or “act of” in the Claims herein is not intended to invoke the provisions of 35 U.S.C. 112, Paragraph 6.
- FIG. 2 is a simplified diagram illustrating a differential amplifier device 200 according to an embodiment of the present invention.
- device 200 includes a pair of NMOS switches 209 (M 1 ) and 208 (M 2 ).
- NMOS switches are typically implemented as a matched pair and thus have very close transconductance value.
- Switches 209 and 208 together form a differential amplifier section that provides an output to the output resistor 206 based on the input V 1 at the gate of switch 209 and V 2 at the gate of switch 208 .
- the transconductance values of the switches 208 and 209 dictate the gain of the differential amplifier.
- Input voltages V 1 and V 2 are specifically provided to have enough difference to provide a differential signal (i.e., V 1 ⁇ V 2 ) for operation in differential mode.
- Switch 210 (M 0 ) is a part of the long tail current source that is coupled to the source terminals of switches 208 and 209 .
- switch 210 and/or other components functions as a current source (or long-tail) that provides a bias point for the differential amplifier.
- the drain terminals of switches 208 and 209 are coupled to a feedback circuit 203 .
- the feedback circuit 203 operates in common mode, and it is receives a common feedback reference signal from the bias generator 201 .
- the feedback circuit 203 is coupled to the bias generator 201 via resistors 204 and 205 .
- resistors 204 and 205 are configured as common mode resistors and have much greater impedance than the 1/gds value, where “gds” is the common-source output conductance of the transistor switch.
- the bias generator 201 is coupled to the voltage supply V DD 202 .
- the feedback circuit 203 is also electrically coupled to the voltage supply V DD 202 .
- the bias point of the differential amplifier is provided by the current source tail that is coupled to the source terminals of the switches 208 and 209 .
- the gate of the switch 210 is coupled to the operational amplifier (op-amp A 2 ) 207 .
- the input terminals of operational amplifier 207 are respectively coupled to the output terminal of switch M 2 (and the feedback circuit 203 ) and the input V 1 .
- the positive input terminal of the op-amp 207 is also coupled to the feedback circuit 203 .
- the op-amp 207 based on the feedback signal from feedback circuit 203 , adjusts the tail current source at switch 210 until the voltage drop across resistor 206 is equal to the difference between V 1 and V 2 .
- the transconductance of the differential amplifier, through the feedback circuit 203 is kept substantially constant.
- FIG. 3 is a simplified diagram illustrating a differential amplifier 300 with a feedback mechanism for constant biasing according to an embodiment of the present invention.
- a differential amplifier 300 includes a pair of NMOS switches 340 and 350 for the differential amplifier section, a current source, a feedback loop 320 , and a bias generator 310 .
- the differential amplifier output a signal current G m *(V 1 ⁇ V 2 ), and the voltage drop across the output resistors 330 is G m *(V 1 ⁇ V 2 ).
- transconductance G m can be the transconductance value of the switch 340 or switch 350 , where the two NMOS transistors are matched and have close transconductance values.
- NMOS switches 340 and 350 are coupled to the feedback loop 320 .
- feedback mechanism of the feedback loop operates in common mode.
- the feedback loop 320 comprises a pair of PMOS switches 322 and 323 .
- the PMOS switches function as a current source load for the feedback loop 320 .
- the feedback loop 320 includes an op-amp (A 1 ) 321 that controls the gates of switches 322 and 323 based on both bias signal from the bias generator 310 and the output of the PMOS switches (between resistors 324 and 325 ).
- resistors 324 and 325 can be common mode resistors (R c ) that provide common mode resistance, and the resistance values of resistors 324 and 325 are much greater than 1/gds, where gds is the common mode source conductance. In a specific embodiment, the resistance of resistor 324 is in the range of 250 K ⁇ .
- the PMOS switches 322 and 323 are also coupled to supply voltage V DD .
- the output of the PMOS switches 322 and 323 are respectively coupled to NMOS switches 340 and 350 .
- the outputs from PMOS switches 322 and 323 are also respectively coupled to resistors 324 and 325 , and subsequently coupled to the positive input of the op-amp 321 .
- the output of op-amp 321 is coupled to the gate terminals of switches 322 and 323 to adjust the output of these two switches. For example, functioning as current source load, the outputs of the switches 322 and 323 provide source currents respectively going into switches 340 and 350 .
- bias generator 310 includes switches 311 and 312 .
- Switch 311 is coupled to the voltage supply V DD , and provides an output voltage V 1 as shown.
- Switches 312 is coupled to the ground and provides an output voltage V 2 .
- Output voltages V 1 and V 2 are used as input voltages of the differential amplifier and respectively coupled to the gates of switch 340 and switch 350 .
- Resistor 313 is provided between the output of the switches 311 and 312 .
- the bias point is based on the outputs of the switches 311 and 312 and configured between resistors 314 and 315 .
- a resistor is implemented in lieu of the switch 311 to avoid headroom problem, as functionally switches 311 contributes to the bias voltage provided by bias generator 310 .
- V 1 and V 2 are close to the required common mode of the slave circuit, and have enough difference between them to cause small signal current flows out of differential pair.
- voltages V 1 and V 2 can be close to a function of threshold voltage V th and over-drive voltage V ov (i.e., V th +2V OV ) of the slave circuit.
- V th threshold voltage
- V ov over-drive voltage
- the differential component between V 1 and V 2 needs to be sufficient to generate a small signal current, but not high enough to steer current to one side or other.
- the signal current flowing out of the differential pair is G m *(V 1 ⁇ V 2 ), whereas G m is the transconductance of switches 340 and/or 350 .
- switches 340 and 350 may be a matched pair of NMOS transistors and therefore have close (almost equal) transconductance values.
- the output of the differential pair 340 and 350 is thus a signal current Gm*(V 1 ⁇ V 2 ).
- the voltage drop through resistor 330 therefore is R*Gm*(V 1 ⁇ V 2 ), where R is the resistance value of resistor 330 .
- the bias of the differential pair 340 and 350 is provided by the op-amp 360 . More specifically, op-amp 360 adjusts the tail current source M 0 (switch 3660 ) until the voltage drop across resistor 330 is equal to (V 1 ⁇ V 2 ). By keeping the voltage drop across resistor 330 substantially constant, the value of R*G m is also substantially constant.
- the PMOS resistors 322 and 323 of the feedback loop 320 are controlled by, via their respective gates, op-amp 321 , which forces transcondctor output close to V 1 .
- the reference voltage used by the op-amp 321 is provided by the bias generator 310 .
- the bias generator 310 may be implemented in various ways, and there are existing reference bias generators used in other systems.
- op-amp 321 and the op-amp 361 are configured using different output stages to minimize systematic offset.
- op-amp 321 is implemented using an NMOS based output stage and op-amp 361 is implemented using a PMOS based output stage.
- the gate of switch 360 is coupled to both the op-amp 361 and a slave circuit, which may be a differential pair.
- switch 360 is implemented using an NMOS transistors, but it is to be understood that other implementations as possible as well.
- the gate of switch 360 is coupled to the output of the op-amp 361 .
- Sakurai's Alpha Power Model may be used to provide Equation 1 below:
- Equation 2 The transconductance can be derived from Equation 1 and expressed under Equation 2 below:
- Equation 4 can be obtain as shown below:
- Equation 5 the overdrive voltage required for a given size of the differential pair can be determined, and the source node voltage V s can be expressed using Equation 5 below:
- V s V 1 - ( 2 ⁇ ⁇ ⁇ R ⁇ ⁇ ⁇ n ⁇ c ox ⁇ W L ) 1 1 - ⁇ + V th Equation ⁇ ⁇ 5
- FIG. 4 is a simplified diagram illustrating a test circuit for differential amplifiers according to embodiments of the present invention. This diagram is merely an example, which should not unduly limit the scope of the claims. One of ordinary skill in the art would recognize many variations, alternatives, and modifications.
- the bias is coupled to gate of a current source, and the bias is from a master circuit.
- the test circuit illustrated in FIG. 4 can be coupled to the differential amplifiers in FIG. 2 and/or FIG. 3 .
- FIGS. 5A and 5B are a diagram illustrating the advantages afforded by differential amplifiers according embodiments of the present invention.
- plot 5 A which is simulation results of a differential amplifier according to an embodiment of the present invention, as tested using a test circuit illustrated in FIG. 4
- the gain of the differential amplifier is substantially constant within a range of 3.95 to 4.045 for a temperature range from ⁇ 40 degrees Celsius to 120 degrees Celsius.
- conventional differential amplifiers exhibit a much higher degree of variance at different temperatures, as shown in FIG. 5B .
- the gain and bias parameters are substantially constant and stable over not only temperature, but also other factors, such as process, voltage, and other factors.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
Description
g m=1/R Equation 3:
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/633,521 US10103698B2 (en) | 2016-05-20 | 2017-06-26 | Differential circuits with constant GM bias |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/160,912 US9722555B1 (en) | 2016-05-20 | 2016-05-20 | Differential circuits with constant GM bias |
US15/633,521 US10103698B2 (en) | 2016-05-20 | 2017-06-26 | Differential circuits with constant GM bias |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/160,912 Continuation US9722555B1 (en) | 2016-05-20 | 2016-05-20 | Differential circuits with constant GM bias |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170366147A1 US20170366147A1 (en) | 2017-12-21 |
US10103698B2 true US10103698B2 (en) | 2018-10-16 |
Family
ID=59382817
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/160,912 Active US9722555B1 (en) | 2016-05-20 | 2016-05-20 | Differential circuits with constant GM bias |
US15/633,521 Active US10103698B2 (en) | 2016-05-20 | 2017-06-26 | Differential circuits with constant GM bias |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/160,912 Active US9722555B1 (en) | 2016-05-20 | 2016-05-20 | Differential circuits with constant GM bias |
Country Status (1)
Country | Link |
---|---|
US (2) | US9722555B1 (en) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107104648B (en) * | 2016-02-19 | 2019-12-17 | 深圳市汇顶科技股份有限公司 | amplifying circuit |
US10425043B1 (en) * | 2018-05-03 | 2019-09-24 | Novatek Microelectronics Corp. | Operational amplifier with constant transconductance bias circuit and method using the same |
CN110649903B (en) * | 2019-10-28 | 2024-10-29 | 苏州英嘉通半导体有限公司 | Differential amplifier with high common mode dynamic range and constant PVT |
US11469730B2 (en) * | 2019-12-06 | 2022-10-11 | Qualcomm Incorporated | Circuits and methods for maintaining gain for a continuous-time linear equalizer |
NL2024625B1 (en) * | 2020-01-08 | 2020-09-11 | Semiconductor Ideas To The Market Itom Bv | Bias circuit and bias system using such circuit |
CN111416587B (en) * | 2020-03-18 | 2023-07-25 | 上海联影微电子科技有限公司 | Constant transconductance biasing circuit |
US11418154B1 (en) * | 2021-06-30 | 2022-08-16 | Texas Instruments Incorporated | Biasing technique for an operational amplifier |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6774722B2 (en) * | 2002-10-16 | 2004-08-10 | Centillium Communications, Inc. | Frequency compensation of common-mode feedback loops for differential amplifiers |
US7317358B2 (en) * | 2004-02-24 | 2008-01-08 | Oki Electric Industry Co., Ltd. | Differential amplifier circuit |
US7924094B2 (en) * | 2008-06-02 | 2011-04-12 | Renesas Electronics Corporation | Amplifier and offset regulating circuit |
US8446205B2 (en) * | 2010-03-31 | 2013-05-21 | Fujitsu Semiconductor Limited | Mixer circuit and method for adjusting common voltage of mixer circuit |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5008632A (en) * | 1989-10-31 | 1991-04-16 | International Business Machines Corporation | Temperature compensated feedback circuit for setting and stabilizing amplifier DC bias points |
US7750737B2 (en) * | 2007-09-05 | 2010-07-06 | Texas Instruments Incorporated | Common mode stabilization in a fully differential amplifier |
JP6140573B2 (en) * | 2012-09-03 | 2017-05-31 | 株式会社メガチップス | Output buffer circuit |
-
2016
- 2016-05-20 US US15/160,912 patent/US9722555B1/en active Active
-
2017
- 2017-06-26 US US15/633,521 patent/US10103698B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6774722B2 (en) * | 2002-10-16 | 2004-08-10 | Centillium Communications, Inc. | Frequency compensation of common-mode feedback loops for differential amplifiers |
US7317358B2 (en) * | 2004-02-24 | 2008-01-08 | Oki Electric Industry Co., Ltd. | Differential amplifier circuit |
US7924094B2 (en) * | 2008-06-02 | 2011-04-12 | Renesas Electronics Corporation | Amplifier and offset regulating circuit |
US8446205B2 (en) * | 2010-03-31 | 2013-05-21 | Fujitsu Semiconductor Limited | Mixer circuit and method for adjusting common voltage of mixer circuit |
Also Published As
Publication number | Publication date |
---|---|
US20170366147A1 (en) | 2017-12-21 |
US9722555B1 (en) | 2017-08-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10103698B2 (en) | Differential circuits with constant GM bias | |
US9715245B2 (en) | Circuit for generating an output voltage and method for setting an output voltage of a low dropout regulator | |
JP4937865B2 (en) | Constant voltage circuit | |
Kulej | 0.5‐V bulk‐driven CMOS operational amplifier | |
US7746047B2 (en) | Low dropout voltage regulator with improved voltage controlled current source | |
US8502603B2 (en) | Output common mode voltage stabilizer over large common mode input range in a high speed differential amplifier | |
CN103064455B (en) | A kind of miller-compensated linear voltage regulator circuit of dynamic zero point based on zero-regulator resistor | |
US8026756B2 (en) | Bandgap voltage reference circuit | |
CN101223488A (en) | Standard COMS low-noise high PSRR low drop-out regulator with new dynamic compensation | |
US7391201B2 (en) | Regulated analog switch | |
KR101618069B1 (en) | Differential amplifier | |
US7705663B2 (en) | Semiconductor integrated circuit | |
US20150185753A1 (en) | Differential operational amplifier and bandgap reference voltage generating circuit | |
US9246459B2 (en) | Variable gain amplifier | |
US20090184752A1 (en) | Bias circuit | |
JP2004194124A (en) | Hysteresis comparator circuit | |
Grech et al. | A low voltage wide-input-range bulk-input CMOS OTA | |
US9608582B2 (en) | Method for an adaptive transconductance cell utilizing arithmetic operations | |
US11695377B2 (en) | Amplifier with low component count and accurate gain | |
US6727757B1 (en) | Biasing circuit for transconductors | |
US9588540B2 (en) | Supply-side voltage regulator | |
US10122335B2 (en) | Low voltage high speed CMOS line driver without tail current source | |
US10128804B2 (en) | Temperature-compensated equalizer | |
US6831501B1 (en) | Common-mode controlled differential gain boosting | |
CN115225048A (en) | Amplifier circuit, corresponding device and method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INPHI CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NAGULAPALLI, RAJASEKHAR;FOREY, SIMON;MISHRA, PARMANAND;SIGNING DATES FROM 20160513 TO 20160520;REEL/FRAME:042846/0218 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: MARVELL TECHNOLOGY CAYMAN I, CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INPHI CORPORATION;REEL/FRAME:056649/0823 Effective date: 20210617 |
|
AS | Assignment |
Owner name: CAVIUM INTERNATIONAL, CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL TECHNOLOGY CAYMAN I;REEL/FRAME:057279/0519 Effective date: 20210620 |
|
AS | Assignment |
Owner name: MARVELL ASIA PTE LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAVIUM INTERNATIONAL;REEL/FRAME:057336/0873 Effective date: 20210620 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |