TWI808859B - Circuit board structure - Google Patents
Circuit board structure Download PDFInfo
- Publication number
- TWI808859B TWI808859B TW111129443A TW111129443A TWI808859B TW I808859 B TWI808859 B TW I808859B TW 111129443 A TW111129443 A TW 111129443A TW 111129443 A TW111129443 A TW 111129443A TW I808859 B TWI808859 B TW I808859B
- Authority
- TW
- Taiwan
- Prior art keywords
- layer
- circuit
- board structure
- circuit board
- circuit layer
- Prior art date
Links
Images
Landscapes
- Production Of Multi-Layered Print Wiring Board (AREA)
- Structure Of Printed Boards (AREA)
- Diaphragms For Electromechanical Transducers (AREA)
Abstract
Description
本發明是有關於一種基板結構,且特別是有關於一種電路板結構。 The present invention relates to a substrate structure, and in particular to a circuit board structure.
在現有電路板中,同軸穿孔(coaxial via)的設計在內部導體層與外部導體層之間需要有一層或一層以上的絕緣層來作阻絕,其中形成絕緣層的方式是透過壓合增層的方式來達成。因此在同軸穿孔的兩端會有阻抗不匹配且會出現電磁干擾(electromagnetic interference,EMI)屏蔽缺口,進而影響高頻訊號完整性。此外,在同軸穿孔的設計中,訊號路徑的兩端分別與接地路徑的兩端位於不同平面上,且無法減少雜訊干擾。 In the existing circuit board, the design of coaxial via (coaxial via) requires one or more insulating layers between the inner conductor layer and the outer conductor layer for insulation, and the way to form the insulating layer is to achieve it by lamination. Therefore, there will be impedance mismatch at both ends of the coaxial via and electromagnetic interference (EMI) shielding gaps will appear, thereby affecting the integrity of high-frequency signals. In addition, in the coaxial through-hole design, the two ends of the signal path and the two ends of the ground path are respectively located on different planes, and noise interference cannot be reduced.
本發明提供一種電路板結構,其可有效的減少雜訊干擾,可具有較佳的訊號完整性。 The invention provides a circuit board structure, which can effectively reduce noise interference and have better signal integrity.
本發明的電路板結構,其包括一基底、一第一增層結構層、一第一外部線路層、一第二外部線路層、至少一第一導電通 孔以及多個第二導電通孔。基底具有至少一第一開口且包括一核心層、一第一內層線路層、一第二內層線路層、一內層導電層、一第一介電層、一第二介電層、一第三介電層、一第一線路層、一第二線路層及一外層導電層。第一內層線路層與第二內層線路層配置於核心層的相對兩側上。核心層具有多個第二開口,而內層導電層覆蓋第二開口的內壁且連接第一內層線路層與第二內層線路層。第一介電層覆蓋第一內層線路層且位於第一內層線路層與第一線路層之間。第二介電層覆蓋第二內層線路層且位於第二內層線路層與第二線路層之間。第一開口位於第二開口之間且貫穿第一線路層、第一介電層、第一內層線路層、核心層、第二內層線路層及第二介電層。外層導電層覆蓋第一開口的內壁且連接第一線路層、第一內層線路層、第二內層線路層及第二線路層。第三介電層填滿第一開口。第一增層結構層配置於第一線路層上。第一外部線路層配置於第一增層結構層上。第二外部線路層配置於第二線路層上及部分第三介電層上。第一導電通孔貫穿第一增層結構層及第三介電層,且電性連接第一外部線路層與第二外部線路層,而定義出一訊號路徑。第二導電通孔環繞第一導電通孔且貫穿第一增層結構層、第一線路層、第一介電層、第一內層線路層、核心層、第二內層線路層、第二介電層及第二線路層,且電性連接第一外部線路層、第一線路層、第一內層線路層、第二內層線路層及第二線路層。第一外部線路層、第二導電通孔、第一線路層、外層導電層及第二外部線路層定義出一第一接地路 徑,且第一接地路徑環繞訊號路徑。 The circuit board structure of the present invention comprises a substrate, a first build-up structure layer, a first outer circuit layer, a second outer circuit layer, at least one first conductive holes and a plurality of second conductive vias. The base has at least one first opening and includes a core layer, a first inner circuit layer, a second inner circuit layer, an inner conductive layer, a first dielectric layer, a second dielectric layer, a third dielectric layer, a first circuit layer, a second circuit layer and an outer conductive layer. The first inner circuit layer and the second inner circuit layer are disposed on opposite sides of the core layer. The core layer has a plurality of second openings, and the inner conductive layer covers inner walls of the second openings and connects the first inner circuit layer and the second inner circuit layer. The first dielectric layer covers the first inner circuit layer and is located between the first inner circuit layer and the first circuit layer. The second dielectric layer covers the second inner circuit layer and is located between the second inner circuit layer and the second circuit layer. The first opening is located between the second openings and runs through the first wiring layer, the first dielectric layer, the first inner wiring layer, the core layer, the second inner wiring layer and the second dielectric layer. The outer conductive layer covers the inner wall of the first opening and connects the first wiring layer, the first inner wiring layer, the second inner wiring layer and the second wiring layer. The third dielectric layer fills the first opening. The first build-up structure layer is configured on the first circuit layer. The first external circuit layer is configured on the first build-up structure layer. The second outer circuit layer is configured on the second circuit layer and part of the third dielectric layer. The first conductive via penetrates through the first build-up structure layer and the third dielectric layer, and electrically connects the first external circuit layer and the second external circuit layer to define a signal path. The second conductive via surrounds the first conductive via and runs through the first build-up structure layer, the first circuit layer, the first dielectric layer, the first inner circuit layer, the core layer, the second inner circuit layer, the second dielectric layer and the second circuit layer, and electrically connects the first outer circuit layer, the first circuit layer, the first inner circuit layer, the second inner circuit layer and the second circuit layer. The first outer circuit layer, the second conductive via, the first circuit layer, the outer conductive layer and the second outer circuit layer define a first ground path path, and the first ground path surrounds the signal path.
在本發明的一實施例中,上述的第一增層結構層包括一第四介電層、一第三線路層、一第五介電層及第四線路層。第四介電層配置於第一線路層上及第三介電層上。第三線路層配置於第四介電層上,而第五介電層配置於第三線路層上與第四介電層上。第四線路層配置於第五介電層上,而第一外部線路層配置於第四線路層上。 In an embodiment of the present invention, the above-mentioned first build-up structure layer includes a fourth dielectric layer, a third circuit layer, a fifth dielectric layer and a fourth circuit layer. The fourth dielectric layer is disposed on the first circuit layer and the third dielectric layer. The third circuit layer is disposed on the fourth dielectric layer, and the fifth dielectric layer is disposed on the third circuit layer and the fourth dielectric layer. The fourth circuit layer is configured on the fifth dielectric layer, and the first outer circuit layer is configured on the fourth circuit layer.
在本發明的一實施例中,上述的電路板結構還包括一第二增層結構層,配置於第二線路層上及部分第三介電層上,而第二外部線路層位於第二增層結構層上。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a second build-up structure layer disposed on the second circuit layer and part of the third dielectric layer, and the second outer circuit layer is located on the second build-up structure layer.
在本發明的一實施例中,上述的第一增層結構層更包括至少一第一導電盲孔,貫穿第五介電層與第四線路層且電性連接第一外部線路層、第四線路層與第三線路層。第二增層結構層更包括至少一第二導電盲孔,貫穿第二增層結構層且電性連接第二外部線路層與第二線路層。 In an embodiment of the present invention, the above-mentioned first build-up structure layer further includes at least one first conductive blind hole penetrating through the fifth dielectric layer and the fourth circuit layer and electrically connecting the first outer circuit layer, the fourth circuit layer and the third circuit layer. The second build-up structure layer further includes at least one second conductive blind hole penetrating through the second build-up structure layer and electrically connecting the second outer circuit layer and the second circuit layer.
在本發明的一實施例中,上述的第一增層結構層更包括至少一第一導電盲孔,貫穿第五介電層與第四介電層且電性連接第一外部線路層與第一線路層。第二增層結構層更包括至少一第二導電盲孔,貫穿第二增層結構層且電性連接第二外部線路層與第二線路層。 In an embodiment of the present invention, the above-mentioned first build-up structure layer further includes at least one first conductive blind hole penetrating through the fifth dielectric layer and the fourth dielectric layer and electrically connecting the first outer circuit layer and the first circuit layer. The second build-up structure layer further includes at least one second conductive blind hole penetrating through the second build-up structure layer and electrically connecting the second outer circuit layer and the second circuit layer.
在本發明的一實施例中,上述的基底更具有至少一第三開口,貫穿第一線路層、第一介電層、第一內層線路層、核心層、 第二內層線路層、第二介電層及第二線路層,且連通第四介電層與第二外部線路層。 In an embodiment of the present invention, the above-mentioned substrate further has at least one third opening penetrating through the first wiring layer, the first dielectric layer, the first inner wiring layer, the core layer, The second inner wiring layer, the second dielectric layer and the second wiring layer are connected to the fourth dielectric layer and the second outer wiring layer.
在本發明的一實施例中,上述的第一增層結構層更包括至少一第一導電盲孔,貫穿第五介電層與第四線路層且電性連接第一外部線路層、第四線路層與第三線路層。 In an embodiment of the present invention, the above-mentioned first build-up structure layer further includes at least one first conductive blind hole penetrating through the fifth dielectric layer and the fourth circuit layer and electrically connecting the first outer circuit layer, the fourth circuit layer and the third circuit layer.
在本發明的一實施例中,上述的電路板結構還包括至少一接墊,配置於第一增層結構層的第四介電層內且連接第一導電通孔。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes at least one pad disposed in the fourth dielectric layer of the first build-up structure layer and connected to the first conductive via.
在本發明的一實施例中,上述的外層導電層、第二介電層及第二線路層之間形成一缺口,而第三介電層更填滿缺口。 In an embodiment of the present invention, a gap is formed among the outer conductive layer, the second dielectric layer and the second wiring layer, and the third dielectric layer further fills up the gap.
在本發明的一實施例中,上述的電路板結構還包括一填孔材料,至少填滿第二導電通孔。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a hole-filling material, at least filling up the second conductive via.
在本發明的一實施例中,上述的填孔材料更填滿第一導電通孔。 In an embodiment of the present invention, the above-mentioned hole-filling material further fills up the first conductive via hole.
在本發明的一實施例中,上述的電路板結構還包括一第一罩蓋層以及一第二罩蓋層。第一罩蓋層覆蓋第一外部線路層。第二罩蓋層覆蓋第二外部線路層,其中第一罩蓋層與第二罩蓋層分別覆蓋填孔材料的兩端。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a first cover layer and a second cover layer. The first cover layer covers the first outer circuit layer. The second cover layer covers the second outer circuit layer, wherein the first cover layer and the second cover layer respectively cover two ends of the hole-filling material.
在本發明的一實施例中,上述的電路板結構還包括一第一罩蓋層以及一第二罩蓋層。第一罩蓋層覆蓋第一外部線路層。第二罩蓋層覆蓋第二外部線路層,其中第一罩蓋層與第二罩蓋層分別覆蓋填滿第一導電通孔的填孔材料的兩端,且暴露出位於第 二導電通孔的填孔材料的兩端。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a first cover layer and a second cover layer. The first cover layer covers the first outer circuit layer. The second cover layer covers the second outer circuit layer, wherein the first cover layer and the second cover layer respectively cover two ends of the hole-filling material filling the first conductive via, and expose the two ends of the hole-filling material located at the first conductive via. Two conductive vias are filled at both ends of the hole material.
在本發明的一實施例中,上述的第一導電通孔包括二第一導電通孔。 In an embodiment of the present invention, the above-mentioned first conductive vias include two first conductive vias.
在本發明的一實施例中,上述的電路板結構還包括一填孔材料,至少填滿第二導電通孔。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a hole-filling material, at least filling up the second conductive via.
在本發明的一實施例中,上述的電路板結構還包括一第一罩蓋層以及一第二罩蓋層。第一罩蓋層覆蓋第一外部線路層。第二罩蓋層覆蓋第二外部線路層,其中第一罩蓋層與第二罩蓋層至少分別覆蓋填滿第一導電通孔的填孔材料的兩端。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a first cover layer and a second cover layer. The first cover layer covers the first outer circuit layer. The second cover layer covers the second outer circuit layer, wherein the first cover layer and the second cover layer respectively cover at least two ends of the hole-filling material filling the first conductive via.
在本發明的一實施例中,上述的電路板結構還包括一第三導電通孔,貫穿第一增層結構層、第一線路層、第一介電層、第一內層線路層、核心層、第二內層線路層、第二介電層及第二線路層,且電性連接第一外部線路層、第一線路層、第一內層線路層、第二內層線路層以及第二線路層。第三導電通孔位於第一導電通孔之間,且第一外部線路層、第三導電通孔、第一線路層、外層導電層及第二外部線路層定義出一第二接地路徑,而訊號路徑位於第一接地路徑與第二接地路徑之間。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a third conductive via hole, which runs through the first build-up structure layer, the first circuit layer, the first dielectric layer, the first inner circuit layer, the core layer, the second inner circuit layer, the second dielectric layer, and the second circuit layer, and electrically connects the first outer circuit layer, the first circuit layer, the first inner circuit layer, the second inner circuit layer, and the second circuit layer. The third conductive vias are located between the first conductive vias, and the first outer circuit layer, the third conductive vias, the first circuit layer, the outer conductive layer and the second outer circuit layer define a second ground path, and the signal path is located between the first ground path and the second ground path.
在本發明的一實施例中,上述的電路板結構還包括一填孔材料,至少填滿第二導電通孔與第三導電通孔。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a hole-filling material, at least filling up the second conductive via and the third conductive via.
在本發明的一實施例中,上述的電路板結構還包括一第一罩蓋層以及一第二罩蓋層。第一罩蓋層覆蓋第一外部線路層。第二罩蓋層覆蓋第二外部線路層,其中第一罩蓋層與第二罩蓋層 至少分別覆蓋填滿第一導電通孔的填孔材料的兩端。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes a first cover layer and a second cover layer. The first cover layer covers the first outer circuit layer. The second cover layer covers the second outer circuit layer, wherein the first cover layer and the second cover layer At least two ends of the hole-filling material filling the first conductive via are respectively covered.
在本發明的一實施例中,上述的第一外部線路層包括一第一訊號線路與一第一接地線路。第二外部線路層包括一第二訊號線路與一第二接地線路。第一訊號線路、第一導電通孔以及第二訊號線路定義出訊號路徑。第一接地線路、每一第二導電通孔、第一線路層、外層導電層以及第二接地線路定義出第一接地路徑。 In an embodiment of the present invention, the above-mentioned first external circuit layer includes a first signal circuit and a first ground circuit. The second outer circuit layer includes a second signal circuit and a second ground circuit. The first signal line, the first conductive via and the second signal line define a signal path. The first ground circuit, each second conductive via, the first circuit layer, the outer conductive layer and the second ground circuit define a first ground path.
在本發明的一實施例中,上述的電路板結構還包括:一填孔材料,至少填滿第二導電通孔。第一增層結構層包括一第四介電層、一第三線路層、一第五介電層及一第四線路層。第四介電層配置於第一線路層上及第三介電層上。第三線路層配置於第四介電層上,而第五介電層配置於第三線路層上與第四介電層上。第四線路層配置於第五介電層上,而第一外部線路層配置於第四線路層上。填孔材料彼此相對的一第一側與一第二側分別與第五介電層的一第一表面及第二介電層的一第二表面具有一高度差,而高度差範圍為大於負30微米至小於30微米之間。 In an embodiment of the present invention, the above-mentioned circuit board structure further includes: a hole-filling material, at least filling up the second conductive via hole. The first build-up structure layer includes a fourth dielectric layer, a third circuit layer, a fifth dielectric layer and a fourth circuit layer. The fourth dielectric layer is disposed on the first circuit layer and the third dielectric layer. The third circuit layer is disposed on the fourth dielectric layer, and the fifth dielectric layer is disposed on the third circuit layer and the fourth dielectric layer. The fourth circuit layer is configured on the fifth dielectric layer, and the first outer circuit layer is configured on the fourth circuit layer. A first side and a second side of the hole-filling material opposite to each other have a height difference from a first surface of the fifth dielectric layer and a second surface of the second dielectric layer, and the height difference ranges from greater than minus 30 microns to less than 30 microns.
在本發明的一實施例中,上述的第三介電層內凹在第一線路層的表面與第二線路層的表面之間,並第三介電層的表面與第二線路層的表面之間具有一高度差,而高度差範圍為大於負30微米至等於0微米之間。 In an embodiment of the present invention, the above-mentioned third dielectric layer is recessed between the surface of the first circuit layer and the surface of the second circuit layer, and there is a height difference between the surface of the third dielectric layer and the surface of the second circuit layer, and the range of the height difference is greater than minus 30 microns to equal to 0 microns.
基於上述,在本發明的電路板結構的設計中,第一導電通孔電性連接至第一外部線路層與第二外部線路層而定義出訊號路徑,而第一外部線路層、第二導電通孔、第一線路層、外層導 電層及第二外部線路層定義出接地路徑,且接地路徑環繞訊號路徑。藉此,可形成良好的高頻高速訊號迴路,且後續在積體電路與天線的應用上,亦可解決同一平面訊號干擾的問題,可降低訊號能量損失及減少雜訊干擾,進而可提升訊號傳輸可靠度。 Based on the above, in the design of the circuit board structure of the present invention, the first conductive via is electrically connected to the first external circuit layer and the second external circuit layer to define a signal path, and the first external circuit layer, the second conductive via hole, the first circuit layer, and the outer layer conduct The electrical layer and the second external circuit layer define a ground path, and the ground path surrounds the signal path. In this way, a good high-frequency and high-speed signal loop can be formed, and the subsequent application of integrated circuits and antennas can also solve the problem of signal interference on the same plane, reduce signal energy loss and noise interference, and improve signal transmission reliability.
為讓本發明的上述特徵和優點能更明顯易懂,下文特舉實施例,並配合所附圖式作詳細說明如下。 In order to make the above-mentioned features and advantages of the present invention more comprehensible, the following specific embodiments are described in detail together with the accompanying drawings.
100a、100b、100c、100d、100e、100f、100g、100h、100i、100j、100k、100m、100q、100r、100s、100t、100u、100v、100w、100x、100y、100z、200a、200b、200c、200d、200e、200f、200g、200h、200i、200j、200k:電路板結構 100a,100b,100c,100d,100e,100f,100g,100h,100i,100j,100k,100m,100q,100r,100s,100t,100u,100v,100w,100x,100y,100z,200a,200b,2 00c, 200d, 200e, 200f, 200g, 200h, 200i, 200j, 200k: circuit board structure
110a、210a、210a’、210b:基底 110a, 210a, 210a', 210b: substrate
111、211:核心層 111, 211: core layer
112a、212a:第一內層線路層 112a, 212a: the first inner circuit layer
112b、212b:第二內層線路層 112b, 212b: the second inner circuit layer
113a:內層導電層 113a: inner conductive layer
113b、213b:外層導電層 113b, 213b: outer conductive layer
114、214:第一介電層 114, 214: the first dielectric layer
115、215:第二介電層 115, 215: second dielectric layer
215a:第二表面 215a: second surface
116、216:第三介電層 116, 216: the third dielectric layer
117、217:第一線路層 117, 217: first line layer
118、218:第二線路層 118, 218: second line layer
120a、120i、120n、120p、220a、220d、220e:第一增層結構層 120a, 120i, 120n, 120p, 220a, 220d, 220e: first build-up structure layer
122、222:第四介電層 122, 222: the fourth dielectric layer
124、224:第三線路層 124, 224: the third line layer
125、127、225、227:第一導電盲孔 125, 127, 225, 227: the first conductive blind hole
126、226:第五介電層 126, 226: fifth dielectric layer
226a:第一表面 226a: first surface
128、228:第四線路層 128, 228: the fourth line layer
130a、130q、130v:第一外部線路層 130a, 130q, 130v: first external circuit layer
132a、132q、132v:第一訊號線路 132a, 132q, 132v: the first signal line
134a、134q、134v:第一接地線路 134a, 134q, 134v: first grounding line
140a、140c、140q、140v:第二外部線路層 140a, 140c, 140q, 140v: second external circuit layer
142a、142q、142v:第二訊號線路 142a, 142q, 142v: the second signal line
144a、144c、144q、144v:第二接地線路 144a, 144c, 144q, 144v: second ground line
150a、150b:第一導電通孔 150a, 150b: first conductive via
160:第二導電通孔 160: second conductive via
165、167:填孔材料 165, 167: Hole filling material
168:第一側 168: first side
169:第二側 169: second side
170、172:第一罩蓋層 170, 172: the first cover layer
175、177:第二罩蓋層 175, 177: Second cover layer
180j、180k、180m、180n、280c、280d、280e:第二增層結構層 180j, 180k, 180m, 180n, 280c, 280d, 280e: the second build-up layer
182、282:第六介電層 182, 282: sixth dielectric layer
184、284:第五線路層 184, 284: fifth line layer
185、285:第二導電盲孔 185, 285: Second conductive blind hole
186:第七介電層 186: The seventh dielectric layer
188:第六線路層 188: The sixth line layer
190:第三導電通孔 190: The third conductive via
216a、216b、217a、218a:表面 216a, 216b, 217a, 218a: surfaces
219:第三開口 219: The third opening
C:缺口 C: Gap
D1、D2:高度差 D1, D2: height difference
H1:第一開口 H1: first opening
H2:第二開口 H2: second opening
L11、L21、L31、L41:訊號路徑 L11, L21, L31, L41: signal path
L12、L13、L14、L15、L22、L32、L33、L42:接地路徑 L12, L13, L14, L15, L22, L32, L33, L42: Ground path
T1、T2、T3:貫孔 T1, T2, T3: through hole
M:導電材料 M: conductive material
P:接墊 P: Pad
圖1A是依照本發明的一實施例的一種電路板結構的剖面示意圖。 FIG. 1A is a schematic cross-sectional view of a circuit board structure according to an embodiment of the present invention.
圖1B是圖1A的電路板結構的局部仰視示意圖。 FIG. 1B is a partial bottom view of the circuit board structure in FIG. 1A .
圖2A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 2A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖2B是圖2A的電路板結構的局部仰視示意圖。 FIG. 2B is a partial bottom view of the circuit board structure in FIG. 2A .
圖3A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 3A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖3B是圖3A的電路板結構的局部仰視示意圖。 FIG. 3B is a partial bottom view of the circuit board structure in FIG. 3A .
圖4A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 4A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖4B是圖4A的電路板結構的局部仰視示意圖。 FIG. 4B is a partial bottom view of the circuit board structure in FIG. 4A .
圖5A是依照本發明的另一實施例的一種電路板結構的剖面 示意圖。 5A is a cross-section of a circuit board structure according to another embodiment of the present invention schematic diagram.
圖5B是圖5A的電路板結構的局部仰視示意圖。 FIG. 5B is a partial bottom view of the circuit board structure in FIG. 5A .
圖6A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 6A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖6B是圖6A的電路板結構的局部仰視示意圖。 FIG. 6B is a partial bottom view of the circuit board structure in FIG. 6A .
圖7A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 7A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖7B是圖7A的電路板結構的局部仰視示意圖。 FIG. 7B is a partial bottom view of the circuit board structure in FIG. 7A .
圖8A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 8A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖8B是圖8A的電路板結構的局部仰視示意圖。 FIG. 8B is a partial bottom view of the circuit board structure in FIG. 8A .
圖9是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 9 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖10是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 10 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖11是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 11 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖12是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 12 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖13是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 13 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖14是依照本發明的另一實施例的一種電路板結構的剖面 示意圖。 Figure 14 is a cross-section of a circuit board structure according to another embodiment of the present invention schematic diagram.
圖15A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 15A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖15B是圖15A的電路板結構的局部仰視示意圖。 FIG. 15B is a partial bottom view of the circuit board structure in FIG. 15A .
圖16是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 16 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖17是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 17 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖18是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 18 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖19是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 19 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖20是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 20 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖21是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 21 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖22是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 22 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖23是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 23 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖24是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 24 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖25A是依照本發明的另一實施例的一種電路板結構的俯視示意圖。 FIG. 25A is a schematic top view of a circuit board structure according to another embodiment of the present invention.
圖25B是沿圖25A的線A-A的剖面示意圖。 Fig. 25B is a schematic cross-sectional view along line A-A of Fig. 25A.
圖25C是沿圖25A的線B-B的剖面示意圖。 Fig. 25C is a schematic cross-sectional view along line B-B of Fig. 25A.
圖26是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 26 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖27A是依照本發明的另一實施例的一種電路板結構的俯視示意圖。 FIG. 27A is a schematic top view of a circuit board structure according to another embodiment of the present invention.
圖27B是沿圖27A的線C-C的剖面示意圖。 Fig. 27B is a schematic cross-sectional view along line C-C of Fig. 27A.
圖27C是沿圖27A的線D-D的剖面示意圖。 FIG. 27C is a schematic cross-sectional view along line D-D of FIG. 27A.
圖28A是依照本發明的另一實施例的一種電路板結構的俯視示意圖。 FIG. 28A is a schematic top view of a circuit board structure according to another embodiment of the present invention.
圖28B是沿圖28A的線E-E的剖面示意圖。 Fig. 28B is a schematic cross-sectional view along line E-E of Fig. 28A.
圖29是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 29 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖30是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 30 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖31是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 31 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖32是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 32 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖33是依照本發明的另一實施例的一種電路板結構的剖面 示意圖。 Figure 33 is a cross-section of a circuit board structure according to another embodiment of the present invention schematic diagram.
圖34是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 34 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖35是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 35 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖36是依照本發明的另一實施例的一種電路板結構的剖面示意圖。 FIG. 36 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention.
圖1A是依照本發明的一實施例的一種電路板結構的剖面示意圖。圖1B是圖1A的電路板結構的局部仰視示意圖。請同時參考圖1A與圖1B,在本實施例中,電路板結構100a包括一基底110a、一第一增層結構層120a、一第一外部線路層130a、一第二外部線路層140a、至少一第一導電通孔150a以及多個第二導電通孔160。基底110a具有至少一第一開口H1且包括一核心層111、一第一內層線路層112a、一第二內層線路層112b、一內層導電層113a、一外層導電層113b、一第一介電層114、一第二介電層115、一第三介電層116、一第一線路層117及一第二線路層118。第一內層線路層112a與第二內層線路層112b配置於核心層111的相對兩側上。核心層111具有多個第二開口H2,而內層導電層113a覆蓋第二開口H2的內壁,且結構性及電性連接第一內層線路層112a與第二內層線路層112b。第一介電層114覆蓋第一內層線路
層112a且位於第一內層線路層112a與第一線路層117之間。第二介電層115覆蓋第二內層線路層112b且位於第二內層線路層112b與第二線路層118之間。第一介電層114與第二介電層115填滿第二開口H2且彼此連接在一起。第一開口H1位於第二開口H2之間且貫穿第一線路層117、第一介電層114、第一內層線路層112a、核心層111、第二內層線路層112b及第二介電層115。外層導電層113b覆蓋第一開口H1的內壁,且結構性及電性連接第一線路層117、第一內層線路層112a、第二內層線路層112b及第二線路層118。第三介電層116填滿第一開口H1且切齊於第一線路層117與第二線路層118,意即高度差為0,沒有高度差。於一實施例中,第一介電層114、第二介電層115以及第三介電層116宜使用高頻高速材料,而第三介電層116的介電常數應考慮到阻抗匹配,其中第三介電層116的介電損耗則大於0且小於0.1,越低的介電損耗傳遞的訊號品質越高。
FIG. 1A is a schematic cross-sectional view of a circuit board structure according to an embodiment of the present invention. FIG. 1B is a partial bottom view of the circuit board structure in FIG. 1A . Please refer to FIG. 1A and FIG. 1B at the same time. In this embodiment, the
請再參考圖1A,本實施例的第一增層結構層120a配置於第一線路層117上。此處,第一增層結構層120a包括一第四介電層122、一第三線路層124、一第五介電層126及一第四線路層128。第四介電層122配置於第一線路層117上及第三介電層116上。第三線路層124配置於第四介電層122上,而第五介電層126配置於第三線路層124上與第四介電層122上。第四線路層128配置於第五介電層126上,而第一外部線路層130a配置於第一增層結構層120a的第四線路層128上。第二外部線路層140a配置
於第二線路層118上及部分第三介電層116上。第一導電通孔150a貫穿第一增層結構層120a及第三介電層116,且電性連接第一外部線路層130a與第二外部線路層140a,而定義出一訊號路徑L11。第一導電通孔150a包括一貫孔T1以及一導電材料M,其中貫孔T1貫穿第一增層結構層120a及第三介電層116,而導電材料M覆蓋貫孔T1的內壁且電性連接第一外部線路層130a與第二外部線路層140a。第二導電通孔160環繞第一導電通孔150a且貫穿第一增層結構層120a、第一線路層117、第一介電層114、第一內層線路層112a、核心層111、第二內層線路層112b、第二介電層115及第二線路層118,且電性連接第一外部線路層130a、第一線路層117、第一內層線路層112a、第二內層線路層112b及第二線路層118。第二導電通孔160包括一貫孔T2以及一導電材料M,其中貫孔T2貫穿第一增層結構層120a、第一線路層117、第一介電層114、第一內層線路層112a、核心層111、第二內層線路層112b、第二介電層115及第二線路層118,而導電材料M覆蓋貫孔T2的內壁且第一外部線路層130a、第四線路層128、第三線路層124、第一線路層117、第一內層線路層112a、第二內層線路層112b及第二線路層118。第一外部線路層130a、第二導電通孔160、第一線路層117、外層導電層113b及第二外部線路層140a定義出一接地路徑L12(即第一接地路徑),且接地路徑L12環繞訊號路徑L11。須說明的是,依據安培右手定律(Ampere’s right-hand rule)而產生的磁力,接地路徑L12較佳地會通過外層
導電層113b,如圖1A所示。
Please refer to FIG. 1A again, the first build-up
進一步來說,在本實施例中,第一外部線路層130a包括一第一訊號線路132a與一第一接地線路134a。第二外部線路層140a包括一第二訊號線路142a與一第二接地線路144a。第一訊號線路132a、第一導電通孔150a以及第二訊號線路142a定義出訊號路徑L11。第一接地線路134a、每一第二導電通孔160、第一線路層117、外層導電層113b以及第二接地線路144a定義出接地路徑L12。此處,電路板結構100a為接地/訊號/接地(GSG)的設計。由於訊號路徑L11被接地路徑L12所環繞且呈封閉性包圍,因此可形成良好的高頻高速迴路。
Further, in this embodiment, the first
簡言之,本實施例由第一訊號線路132a、第一導電通孔150a以及第二訊號線路142a所定義出訊號路徑L11被由第一接地線路134a、每一第二導電通孔160、第一線路層117、外層導電層113b以及第二接地線路144a所定義出接地路徑L12環繞包圍住。意即,可傳輸5G等高頻高速訊號的訊號路徑L11的周圍設置封閉性佳的接地路徑L12,藉此可形成良好的高頻高速迴路,而使得本實施例的電路板結構100a可具有較佳的訊號完整性。此處,所述的高頻是指頻率大於1GHz;而所述的高速是指資料傳輸的速度大於100Mbps。再者,一般皆知,高頻電路講求的是傳輸訊號的速度與品質,而影響這兩項的主要因素是傳輸材料的電氣特性,即材料介電常數(Dk)與介電損耗(Df)。藉由降低基材的介電常數和介電損耗,可有效地縮短訊號延遲(Signal Propagation Delay
Time),並可提高訊號傳輸速率與減少訊號傳輸損失(Signal Transmission Loss)。再者,第一導電通孔150a、基底110a的外層導電層113b以及第三介電層116定義出高頻高速的特殊導通穿孔(speecial through via),在特殊導通穿孔的任一截面上,高頻高速訊號透過第一導電通孔150a及其對應的外層導電層113b產生回流訊號,形成該截面上的高頻高速等效電路。相較於現有技術中以壓合絕緣層的增層法方式來阻絕同軸穿孔的內部導體層與外部導體層而言,本實施例的電路板結構100a的製作方法可避免產生阻抗不匹配而影響高頻訊號的完整性的問題。此外,由於本實施例不是採用壓合絕緣層的增層法來增加電路板的層數,因此不會採用導通孔的疊孔設計來導通相鄰的結構層,故除了可以克服導通孔的能量損耗之外,還可以避免疊孔的熱應力可靠度不佳的問題。
In short, in this embodiment, the signal path L11 defined by the
在此必須說明的是,下述實施例沿用前述實施例的元件標號與部分內容,其中採用相同的標號來表示相同或近似的元件,並且省略了相同技術內容的說明。關於省略部分的說明可參照前述實施例,下述實施例不再重複贅述。 It must be noted here that the following embodiments use the component numbers and part of the content of the previous embodiments, wherein the same numbers are used to denote the same or similar components, and descriptions of the same technical content are omitted. For the description of omitted parts, reference may be made to the foregoing embodiments, and the following embodiments will not be repeated.
圖2A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。圖2B是圖2A的電路板結構的局部仰視示意圖。請同時參考圖1A、圖1B、圖2A以及圖2B,本實施例的電路板結構100b與上述的電路板結構100a相似,兩者差異在於:在本實施例中,為了達到阻抗匹配的目的,第一導電通孔150b可以不設
置在中間,而是比較偏向一側(如右側),意即呈錯位設置。
FIG. 2A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. FIG. 2B is a partial bottom view of the circuit board structure in FIG. 2A . Please refer to FIG. 1A, FIG. 1B, FIG. 2A and FIG. 2B at the same time. The
圖3A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。圖3B是圖3A的電路板結構的局部仰視示意圖。請同時參考圖1A、圖1B、圖3A以及圖3B,本實施例的電路板結構100c與上述的電路板結構100a相似,兩者差異在於:在本實施例中,與外層導電層113b連接的第二外部線路層140c更延伸覆蓋在第三介電層116上,不與外層導電層113b切齊而呈現突出(overhang)至第三介電層116上。因此,相較於圖1A的第二接地線路144a,本實施例的第二接地線路144c的接觸面積較大,可提高後續與電子元件之間的結合力。
FIG. 3A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. FIG. 3B is a partial bottom view of the circuit board structure in FIG. 3A . Please refer to FIG. 1A, FIG. 1B, FIG. 3A and FIG. 3B. The
圖4A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。圖4B是圖4A的電路板結構的局部仰視示意圖。請同時參考圖1A、圖1B、圖4A以及圖4B,本實施例的電路板結構100d與上述的電路板結構100a相似,兩者差異在於:在本實施例中,電路板結構100d還包括一填孔材料165,其中填孔材料165填滿第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130a與第二外部線路層140a。此處,第一導電通孔150a內沒有填充填孔材料165。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。
FIG. 4A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. FIG. 4B is a partial bottom view of the circuit board structure in FIG. 4A . Please refer to FIG. 1A, FIG. 1B, FIG. 4A and FIG. 4B at the same time. The circuit board structure 100d of this embodiment is similar to the above-mentioned
圖5A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。圖5B是圖5A的電路板結構的局部仰視示意圖。請
同時參考圖1A、圖1B、圖5A以及圖5B,本實施例的電路板結構100e與上述的電路板結構100a相似,兩者差異在於:在本實施例中,電路板結構100e還包括一填孔材料165,其中填孔材料165填滿第一導電通孔150a與第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130a與第二外部線路層140a。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。
FIG. 5A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. FIG. 5B is a partial bottom view of the circuit board structure in FIG. 5A . please
Referring to Fig. 1A, Fig. 1B, Fig. 5A and Fig. 5B simultaneously, the
圖6A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。圖6B是圖6A的電路板結構的局部仰視示意圖。請同時參考圖5A、圖5B、圖6A以及圖6B,本實施例的電路板結構100f與上述的電路板結構100e相似,兩者差異在於:在本實施例中,電路板結構100f還包括一第一罩蓋層170以及一第二罩蓋層175。第一罩蓋層170覆蓋第一外部線路層130a。第二罩蓋層175覆蓋第二外部線路層140a,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材質與第二罩蓋層175的材質可例如是銅,但不以此為限。
FIG. 6A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. FIG. 6B is a partial bottom view of the circuit board structure in FIG. 6A . Please refer to FIG. 5A, FIG. 5B, FIG. 6A and FIG. 6B at the same time. The
圖7A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。圖7B是圖7A的電路板結構的局部仰視示意圖。請同時參考圖5A、圖5B、圖7A以及圖7B,本實施例的電路板結構100g與上述的電路板結構100e相似,兩者差異在於:在本實施例中,電路板結構100g還包括一第一罩蓋層172以及一第二罩蓋層177。第一罩蓋層172覆蓋第一外部線路層130a,而第二罩
蓋層177覆蓋第二外部線路層140a,其中第一罩蓋層172與第二罩蓋層177分別覆蓋填滿第一導電通孔150a的填孔材料165彼此相對的兩端,且暴露出位於第二導電通孔160的填孔材料165彼此相對的兩端。此處,第一罩蓋層172的材質與第二罩蓋層177的材質可例如是銅,但不以此為限。
FIG. 7A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. FIG. 7B is a partial bottom view of the circuit board structure in FIG. 7A . Please refer to FIG. 5A, FIG. 5B, FIG. 7A and FIG. 7B at the same time. The
圖8A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。圖8B是圖8A的電路板結構的局部仰視示意圖。請同時參考圖1A、圖1B、圖8A以及圖8B,本實施例的電路板結構100h與上述的電路板結構100a相似,兩者差異在於:在本實施例中,外層導電層113b、第二介電層115及第二線路層118之間形成一缺口C,而第三介電層116更填滿缺口C。由於本實施例於接地層孔邊將部分的外層導電層113b挖開去除,並以第三介電層116填充,以使後續加工的導電層線路,能藉由缺口C向外扇出佈線,意即延長了第二訊號線路142a,可增加電路板結構100h後續與電子元件的接合時的接觸面積,且不會與第二接地線路144a連通短路。
FIG. 8A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. FIG. 8B is a partial bottom view of the circuit board structure in FIG. 8A . Please refer to FIG. 1A, FIG. 1B, FIG. 8A and FIG. 8B at the same time. The
圖9是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖1A以及圖9,本實施例的電路板結構100i與上述的電路板結構100a相似,兩者差異在於:在本實施例中,第一增層結構層120i包括一第四介電層122與配置於第四介電層122上的一第三線路層124,而第一外部線路層130a直接配置於第三線路層124上。
FIG. 9 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 1A and FIG. 9 at the same time. The
圖10是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖9以及圖10,本實施例的電路板結構100j與上述的電路板結構100i相似,兩者差異在於:在本實施例中,電路板結構100j還包括一第二增層結構層180j,配置於第二線路層118上及部分第三介電層116上,其中第二增層結構層180j包括一第六介電層182與配置於第六介電層182上的一第五線路層184,而第二外部線路層140a位於第五線路層184上。
FIG. 10 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 9 and FIG. 10 at the same time. The
圖11是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖1A以及圖11,本實施例的電路板結構100k與上述的電路板結構100a相似,兩者差異在於:在本實施例中,電路板結構100k還包括一第二增層結構層180k,配置於第二線路層118上及部分第三介電層116上,其中第二增層結構層180k包括一第六介電層182與配置於第六介電層182上的一第五線路層184,而第二外部線路層140a位於第五線路層184上。
FIG. 11 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 1A and FIG. 11 at the same time. The
圖12是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖11以及圖12,本實施例的電路板結構100m與上述的電路板結構100k相似,兩者差異在於:在本實施例中,第二增層結構層180m包括第六介電層182、第五線路層184、一第七介電層186及一第六線路層188。第六介電層182配置於第二線路層118上及第三介電層116上。第五線路層184配置於第六介電層182上,而第七介電層186配置於第五線路層184上與第六介電層182上。第六線路層188配置於第七介電層186
上,而第二外部線路層140a配置於第六線路層188上。
FIG. 12 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 11 and FIG. 12 at the same time. The
圖13是依照本發明的另一實施例的一種電路板結構的剖面示意圖。為了達到阻抗匹配的目的,接地線路的佈局除了可以是通孔的設計外,亦可為盲孔的設計。請同時參考圖11以及圖13,本實施例的電路板結構100n與上述的電路板結構100k相似,兩者差異在於:在本實施例中,第一增層結構層120n更包括至少一第一導電盲孔125,其中第一導電盲孔125貫穿第四線路層128與第五介電層126且電性連接第一外部線路層130a、第四線路層128以及第三線路層124。第二增層結構層180n更包括至少一第二導電盲孔185,其中第二導電盲孔185貫穿第五線路層184以及第六介電層182且電性連接第二外部線路層140a、第五線路層184以及第二線路層118。
FIG. 13 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. In order to achieve the purpose of impedance matching, the layout of the grounding line can be not only the design of through holes, but also the design of blind holes. Please refer to FIG. 11 and FIG. 13 at the same time. The
圖14是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖13以及圖14,本實施例的電路板結構100p與上述的電路板結構100n相似,兩者差異在於:在本實施例中,第一增層結構層120p的第一導電盲孔127是貫穿第四線路層128、第五介電層126與第四介電層122且電性連接第一外部線路層130a、第四線路層128以及基底110a的第一線路層117。
FIG. 14 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 13 and FIG. 14 at the same time. The
圖15A是依照本發明的另一實施例的一種電路板結構的剖面示意圖。圖15B是圖15A的電路板結構的局部仰視示意圖。請同時參考圖1A、圖1B、圖15A以及圖15B,本實施例的電路板結構100q與上述的電路板結構100a相似,兩者差異在於:在
本實施例中,電路板結構100q包括二第一導電通孔150a。第一訊號線路132q、二第一導電通孔150a以及第二訊號線路142q定義出二訊號路徑L21。第一接地線路134q、每一第二導電通孔160、第一線路層117、外層導電層113b以及第二接地線路144q定義出接地路徑L22。此處,電路板結構100q為接地/訊號/訊號/接地(GSSG)的設計。由於二訊號路徑L21被接地路徑L22所環繞且呈封閉性包圍,因此可形成良好的高頻高速迴路。
FIG. 15A is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. FIG. 15B is a partial bottom view of the circuit board structure in FIG. 15A . Please refer to FIG. 1A, FIG. 1B, FIG. 15A and FIG. 15B at the same time. The
圖16是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖15A以及圖16,本實施例的電路板結構100r與上述的電路板結構100q相似,兩者差異在於:在本實施例中,電路板結構100r還包括一填孔材料165,其中填孔材料165填滿第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130q與第二外部線路層140q。此處,二第一導電通孔150a內沒有填充填孔材料165。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。
FIG. 16 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 15A and FIG. 16 at the same time. The
圖17是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖15A以及圖17,本實施例的電路板結構100s與上述的電路板結構100q相似,兩者差異在於:在本實施例中,電路板結構100s還包括一填孔材料165,其中填孔材料165填滿二第一導電通孔150a與第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130q與第二外部線路層
140q。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。
FIG. 17 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 15A and FIG. 17 at the same time. The
圖18是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖17以及圖18,本實施例的電路板結構100t與上述的電路板結構100s相似,兩者差異在於:在本實施例中,電路板結構100t還包括一第一罩蓋層170以及一第二罩蓋層175。第一罩蓋層170覆蓋第一外部線路層130q。第二罩蓋層175覆蓋第二外部線路層140q,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材質與第二罩蓋層175的材質可例如是銅,但不以此為限。
FIG. 18 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 17 and FIG. 18 at the same time. The
圖19是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖17以及圖19,本實施例的電路板結構100u與上述的電路板結構100s相似,兩者差異在於:在本實施例中,電路板結構100u還包括一第一罩蓋層172以及一第二罩蓋層177。第一罩蓋層172覆蓋第一外部線路層130q,而第二罩蓋層177覆蓋第二外部線路層140q,其中第一罩蓋層172與第二罩蓋層177分別覆蓋填滿二第一導電通孔150a的填孔材料165彼此相對的兩端,且暴露出位於第二導電通孔160的填孔材料165彼此相對的兩端。此處,第一罩蓋層172的材質與第二罩蓋層177的材質可例如是銅,但不以此為限。。
FIG. 19 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 17 and FIG. 19 at the same time. The
圖20是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖15A以及圖20,本實施例的電路板結構
100v與上述的電路板結構100q相似,兩者差異在於:在本實施例中,電路板結構100v還包括一第三導電通孔190,貫穿第一增層結構層120a、第一線路層117、第一介電層114、第一內層線路層112a、核心層111、第二內層線路層112b、第二介電層115及第二線路層118,且結構性及電性連接第一外部線路層130v、第四線路層128、第三線路層124、第一線路層117、第一內層線路層112a、第二內層線路層112b、第二線路層118以及第二外部線路層140v。此處,第三導電通孔190位於第一導電通孔150a之間,且第一訊號線路132v、第三導電通孔190、第一線路層117、外層導電層113b及第二接地線路144v定義出一接地路徑L33(即第二接地路徑),而訊號路徑L31位於接地路徑L32與接地路徑L33之間。由第一訊號線路132v、第一導電通孔150a以及第二訊號線路142v所定義出訊號路徑L31被由第一接地線路134v、第二導電通孔160、第一線路層117、外層導電層113b以及第二接地線路144q所定義出的接地路徑L32以及由第一接地線路134v、第三導電通孔190、第一線路層117、外層導電層113b以及第二接地線路144q所定義出的接地路徑L33所環繞且呈封閉性包圍,因此可形成良好的高頻高速迴路。此處,電路板結構100v為接地/訊號/接地/訊號/接地(GSGSG)的設計。
FIG. 20 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to Figure 15A and Figure 20 at the same time, the circuit board structure of this
圖21是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖20以及圖21,本實施例的電路板結構100w與上述的電路板結構100v相似,兩者差異在於:在本實施
例中,電路板結構100w還包括一填孔材料165,其中填孔材料165填滿第二導電通孔160以及第三導電通孔190,且填孔材料165的相對兩側可分別對齊第一外部線路層130v與第二外部線路層140v。此處,第一導電通孔150a內沒有填充填孔材料165。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。
FIG. 21 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 20 and FIG. 21 at the same time. The
圖22是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖20以及圖22,本實施例的電路板結構100x與上述的電路板結構100v相似,兩者差異在於:在本實施例中,電路板結構100x還包括一填孔材料165,其中填孔材料165填滿第一導電通孔150a、第二導電通孔160以及第三導電通孔190,且填孔材料165的相對兩側可分別對齊第一外部線路層130v與第二外部線路層140v。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。
FIG. 22 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 20 and FIG. 22 at the same time. The
圖23是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖22以及圖23,本實施例的電路板結構100y與上述的電路板結構100x相似,兩者差異在於:在本實施例中,電路板結構100y還包括一第一罩蓋層170以及一第二罩蓋層175。第一罩蓋層170覆蓋第一外部線路層130v。第二罩蓋層175覆蓋第二外部線路層140v,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材
質與第二罩蓋層175的材質可例如是銅,但不以此為限。
FIG. 23 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 22 and FIG. 23 at the same time. The
圖24是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖22以及圖24,本實施例的電路板結構100z與上述的電路板結構100x相似,兩者差異在於:在本實施例中,電路板結構100z還包括一第一罩蓋層172以及一第二罩蓋層177。第一罩蓋層172覆蓋第一外部線路層130v,而第二罩蓋層177覆蓋第二外部線路層140v,其中第一罩蓋層172與第二罩蓋層177分別覆蓋填滿第一導電通孔150a的填孔材料165彼此相對的兩端,且暴露出位於第二導電通孔160的填孔材料165彼此相對的兩端。此處,第一罩蓋層172的材質與第二罩蓋層177的材質可例如是銅,但不以此為限。
FIG. 24 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 22 and FIG. 24 at the same time. The
圖25A是依照本發明的另一實施例的一種電路板結構的俯視示意圖。圖25B是沿圖25A的線A-A的剖面示意圖。圖25C是沿圖25A的線B-B的剖面示意圖。請先同時參考圖6A、圖25A以及圖25B,本實施例的電路板結構200a與上述的電路板結構100f相似,兩者差異在於:在本實施例中,基底210a更具有一第三開口219,其中第三開口219貫穿第一線路層217、第一介電層214、第一內層線路層212a、核心層211、第二內層線路層212b、第二介電層215及第二線路層218,且連通第四介電層222與第二外部線路層140a。再者,請參考圖25C,本實施例的第一增層結構層220a還包括至少一第一導電盲孔225,其中第一導電盲孔225貫穿第四線路層228與第五介電層226且電性連接第一外部線路
層130a、第四線路層228與第三線路層224,可達到阻抗匹配的目的。此外,第一接地線路134a、第一導電盲孔225以及第三線路層224定義出接地路徑L13,且接地路徑L13環繞第一訊號線路132a,呈封閉性包圍,因此可形成良好的高頻高速迴路。此處,電路板結構200a的一側為扇出(fan-out)設計。
FIG. 25A is a schematic top view of a circuit board structure according to another embodiment of the present invention. Fig. 25B is a schematic cross-sectional view along line A-A of Fig. 25A. Fig. 25C is a schematic cross-sectional view along line B-B of Fig. 25A. Please refer to FIG. 6A, FIG. 25A and FIG. 25B at the same time. The
圖26是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請先同時參考圖25C以及圖26,本實施例的電路板結構200b與上述的電路板結構200a相似,兩者差異在於:在本實施例中,基底210b更具有多個第三開口219,其中第二接地線路144a、外層導電層213b以及第二內部線路層212b定義出接地路徑L14,且接地路徑L14環繞第二訊號線路142a,呈封閉性包圍,因此可形成良好的高頻高速迴路。此處,電路板結構200b的相對兩側皆為扇出(fan-out)設計。
FIG. 26 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 25C and FIG. 26 at the same time. The
圖27A是依照本發明的另一實施例的一種電路板結構的俯視示意圖。圖27B是沿圖27A的線C-C的剖面示意圖。圖27C是沿圖27A的線D-D的剖面示意圖。請先同時參考圖11、圖27A以及圖27B,本實施例的電路板結構200c與上述的電路板結構100f相似,兩者差異在於:在本實施例中,電路板結構200c還包括一填孔材料165、一第一罩蓋層170以及一第二罩蓋層175。填孔材料165填滿第一導電通孔150a與第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130a與第二外部線路層140a。此處,填孔材料165的材質例如是樹脂,可視為塞
孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。第一罩蓋層170覆蓋第一外部線路層130a。第二罩蓋層175覆蓋第二外部線路層140a,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材質與第二罩蓋層175的材質可例如是銅,但不以此為限。再者,請參考圖27C,第一接地線路134a、第一導電盲孔225以及第三線路層224定義出接地路徑L13,且接地路徑L13環繞第一訊號線路132a,呈封閉性包圍,因此可形成良好的高頻高速迴路。此外,第二增層結構層280c更包括至少一第二導電盲孔285,其中第二導電盲孔285貫穿第五線路層284以及第六介電層282且電性連接第二外部線路層140a、第五線路層284以及第二線路層118。第二接地線路144a、第二導電盲孔285以及第二線路層118定義出接地路徑L15,且接地路徑L15環繞第二訊號線路142a,呈封閉性包圍,因此可形成良好的高頻高速迴路。
FIG. 27A is a schematic top view of a circuit board structure according to another embodiment of the present invention. Fig. 27B is a schematic cross-sectional view along line C-C of Fig. 27A. FIG. 27C is a schematic cross-sectional view along line D-D of FIG. 27A. Please refer to FIG. 11, FIG. 27A and FIG. 27B at the same time. The
圖28A是依照本發明的另一實施例的一種電路板結構的俯視示意圖。圖28B是沿圖28A的線E-E的剖面示意圖。為了達到阻抗匹配的目的,接地線路的佈局除了可以是通孔的設計外,亦可為盲孔的設計。請同時參考圖27B、圖28A以及圖28B,本實施例的電路板結構200d與上述的電路板結構200c相似,兩者差異在於:在本實施例中,第一增層結構層220d更包括至少一第一導電盲孔225,其中第一導電盲孔225貫穿第四線路層228與第五介電層226且電性連接第一外部線路層130a、第四線路層228
以及第三線路層224。第二增層結構層280d更包括至少一第二導電盲孔285,其中第二導電盲孔285貫穿第五線路層284以及第六介電層282且電性連接第二外部線路層140a、第五線路層284以及第二線路層118。
FIG. 28A is a schematic top view of a circuit board structure according to another embodiment of the present invention. Fig. 28B is a schematic cross-sectional view along line E-E of Fig. 28A. In order to achieve the purpose of impedance matching, the layout of the grounding line can be not only the design of through holes, but also the design of blind holes. Please refer to FIG. 27B, FIG. 28A and FIG. 28B at the same time. The
圖29是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖28B以及圖29,本實施例的電路板結構200e與上述的電路板結構200d相似,兩者差異在於:在本實施例中,第一增層結構層220c的第一導電盲孔227是貫穿第四線路層228、第五介電層226與第四介電層222且電性連接第一外部線路層130a、第四線路層228以及第一線路層117。第一訊號線路132a、第一導電通孔150a以及第二訊號線路142a定義出訊號路徑L41。第一接地線路134a、第一導電盲孔227、第一線路層117、外層導電層113b、第二線路層118、第二導電盲孔285以及第二接地線路144a定義出接地路徑L42。由於訊號路徑L41被接地路徑L42所環繞且呈封閉性包圍,因此可形成良好的高頻高速迴路。
FIG. 29 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 28B and FIG. 29 at the same time. The
圖30是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖6A以及圖30,本實施例的電路板結構200f與上述的電路板結構100f相似,兩者差異在於:在本實施例中,電路板結構200f更包括至少一接墊P,配置於第四介電層122內且連接第一導電通孔150a,可達成阻抗匹配。此處,接墊P可視為是一種內部信號線路圖案。
FIG. 30 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 6A and FIG. 30 at the same time. The
圖31是依照本發明的另一實施例的一種電路板結構的剖
面示意圖。請同時參考圖8A以及圖31,本實施例的電路板結構200g與上述的電路板結構100h相似,兩者差異在於:在本實施例中,電路板結構200g還包括一填孔材料165、一第一罩蓋層170以及一第二罩蓋層175。填孔材料165填滿第一導電通孔150a與第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130a與第二外部線路層140a。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。第一罩蓋層170覆蓋第一外部線路層130a。第二罩蓋層175覆蓋第二外部線路層140a,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材質與第二罩蓋層175的材質可例如是銅,但不以此為限。此外,本實施例的電路板結構200g更包括至少一接墊P,配置於第四介電層122內且連接第一導電通孔150a,可達成阻抗匹配。此處,接墊P可視為是一種內部信號線路圖案。
Figure 31 is a cross-section of a circuit board structure according to another embodiment of the present invention
Surface diagram. Please refer to FIG. 8A and FIG. 31 at the same time. The
圖32是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖11以及圖32,本實施例的電路板結構200h與上述的電路板結構100k相似,兩者差異在於:在本實施例中,電路板結構200h還包括一填孔材料165、一第一罩蓋層170以及一第二罩蓋層175。填孔材料165填滿第一導電通孔150a與第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130a與第二外部線路層140a。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電
損耗低於0.05的介電材料。第一罩蓋層170覆蓋第一外部線路層130a。第二罩蓋層175覆蓋第二外部線路層140a,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材質與第二罩蓋層175的材質可例如是銅,但不以此為限。此外,本實施例的電路板結構200h更包括至少一接墊P,配置於第四介電層122內且連接第一導電通孔150a,可達成阻抗匹配。此處,接墊P可視為是一種內部信號線路圖案。
FIG. 32 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 11 and FIG. 32 at the same time. The
圖33是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖13以及圖33,本實施例的電路板結構200i與上述的電路板結構100n相似,兩者差異在於:在本實施例中,電路板結構200i還包括一填孔材料165、一第一罩蓋層170以及一第二罩蓋層175。填孔材料165填滿第一導電通孔150a與第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130a與第二外部線路層140a。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。第一罩蓋層170覆蓋第一外部線路層130a。第二罩蓋層175覆蓋第二外部線路層140a,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材質與第二罩蓋層175的材質可例如是銅,但不以此為限。此外,本實施例的電路板結構200i更包括至少一接墊P,配置於第四介電層122內且連接第一導電通孔150a,可達成阻抗匹配。此處,接墊P可視為是一種內部信號線路圖案。
FIG. 33 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 13 and FIG. 33 at the same time. The
圖34是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖14以及圖34,本實施例的電路板結構200j與上述的電路板結構100p相似,兩者差異在於:在本實施例中,電路板結構200j還包括一填孔材料165、一第一罩蓋層170以及一第二罩蓋層175。填孔材料165填滿第一導電通孔150a與第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130a與第二外部線路層140a。此處,填孔材料165的材質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。第一罩蓋層170覆蓋第一外部線路層130a。第二罩蓋層175覆蓋第二外部線路層140a,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材質與第二罩蓋層175的材質可例如是銅,但不以此為限。此外,本實施例的電路板結構200j更包括至少一接墊P,配置於第四介電層122內且連接第一導電通孔150a,可達成阻抗匹配。此處,接墊P可視為是一種內部信號線路圖案。
FIG. 34 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 14 and FIG. 34 at the same time. The
圖35是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖12以及圖35,本實施例的電路板結構200k與上述的電路板結構100m相似,兩者差異在於:在本實施例中,電路板結構200k還包括一填孔材料165、一第一罩蓋層170以及一第二罩蓋層175。填孔材料165填滿第一導電通孔150a與第二導電通孔160,且填孔材料165的相對兩側可分別對齊第一外部線路層130a與第二外部線路層140a。此處,填孔材料165的材
質例如是樹脂,可視為塞孔劑,或者是,介電常數高於3.6且介電損耗低於0.05的介電材料。第一罩蓋層170覆蓋第一外部線路層130a。第二罩蓋層175覆蓋第二外部線路層140a,其中第一罩蓋層170與第二罩蓋層175分別覆蓋填孔材料165的相對兩端。此處,第一罩蓋層170的材質與第二罩蓋層175的材質可例如是銅,但不以此為限。此外,本實施例的電路板結構200k更包括至少一接墊P,配置於第四介電層122內且連接第一導電通孔150a,可達成阻抗匹配。此處,接墊P可視為是一種內部信號線路圖案。
FIG. 35 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 12 and FIG. 35 at the same time. The
需說明的是,為了達到阻抗匹配的目的,可透過設計表面訊號線路圖案(如圖1A、圖15A、圖20)、內部訊號線路圖案(如圖30至圖35的接墊P)、同軸通孔位移量(如圖2A的錯位設置)或接地通孔與/或盲孔的佈局(如圖1A、圖13或圖14)來達成。 It should be noted that, in order to achieve the purpose of impedance matching, it can be achieved by designing the surface signal line pattern (as shown in Figure 1A, Figure 15A, and Figure 20), the internal signal line pattern (as shown in Figure 30 to Figure 35, pad P), the displacement of coaxial vias (as shown in the misplaced setting in Figure 2A), or the layout of grounding vias and/or blind holes (as shown in Figure 1A, Figure 13 or Figure 14).
圖36是依照本發明的另一實施例的一種電路板結構的剖面示意圖。請同時參考圖25B以及圖36,本實施例的電路板結構200m與上述的電路板結構200a相似,兩者差異在於:在本實施例中,填孔材料167彼此相對的一第一側168與一第二側169分別與第五介電層226的一第一表面226a及第二介電層215的一第二表面215a具有一高度差D1,而高度差D1範圍例如是大於負30微米至小於正30微米之間。此處,填孔材料167的第一側168高於第五介電層226的第一表面226a,即填孔材料167的第一側168突出於第五介電層226的第一表面226a,而高度差D1為正30微
米;而填孔材料167的第二側169高於第二介電層215的第二表面215a,即填孔材料167的第二側169內凹於第二介電層215的第二表面215a,而高度差為負30微米。此外,本實施例的基底210a’的第三介電層216彼此相對的二表面216a、216b也分別低於第一線路層217的表面217a以及高於第二線路層218的表面218a,亦即第三介電層216內凹在第一線路層217與第二線路層218之間,其中第三介電層216的表面216b與第二線路層218的表面218a之間具有一高度差D2,而使此高度差D2範圍例如是大於負30微米至等於0微米之間。於此,因第三介電層216內凹於第二線路層218,因此高度差D2為負30微米,若第三介電層216切齊於第二線路層218,則高度差為0微米。藉此,本實施例的電路板結構200m可具有較佳的電性表現。
FIG. 36 is a schematic cross-sectional view of a circuit board structure according to another embodiment of the present invention. Please refer to FIG. 25B and FIG. 36 at the same time. The
綜上所述,在本發明的電路板結構的設計中,第一導電通孔電性連接至第一外部線路層與第二外部線路層而定義出訊號路徑,而第一外部線路層、第二導電通孔、第一線路層、外層導電層及第二外部線路層定義出接地路徑,且接地路徑環繞訊號路徑。藉此,可形成良好的高頻高速訊號迴路,且後續在積體電路與天線的應用上,亦可解決同一平面訊號干擾的問題,可降低訊號能量損失及減少雜訊干擾,進而可提升訊號傳輸可靠度。 To sum up, in the design of the circuit board structure of the present invention, the first conductive via is electrically connected to the first external circuit layer and the second external circuit layer to define a signal path, and the first external circuit layer, the second conductive via hole, the first circuit layer, the outer conductive layer, and the second external circuit layer define a ground path, and the ground path surrounds the signal path. In this way, a good high-frequency and high-speed signal loop can be formed, and the subsequent application of integrated circuits and antennas can also solve the problem of signal interference on the same plane, reduce signal energy loss and noise interference, and improve signal transmission reliability.
雖然本發明已以實施例揭露如上,然其並非用以限定本發明,任何所屬技術領域中具有通常知識者,在不脫離本發明的精神和範圍內,當可作些許的更動與潤飾,故本發明的保護範圍 當視後附的申請專利範圍所界定者為準。 Although the present invention has been disclosed above with the embodiments, it is not intended to limit the present invention. Anyone with ordinary knowledge in the technical field can make some changes and modifications without departing from the spirit and scope of the present invention, so the protection scope of the present invention The one defined in the scope of the appended patent application shall prevail.
200a:電路板結構 200a: circuit board structure
210a:基底 210a: Base
211:核心層 211: core layer
212a:第一內層線路層 212a: the first inner circuit layer
212b:第二內層線路層 212b: the second inner circuit layer
214:第一介電層 214: the first dielectric layer
215:第二介電層 215: second dielectric layer
217:第一線路層 217: The first line layer
218:第二線路層 218: Second line layer
220a:第一增層結構層 220a: the first build-up structure layer
222:第四介電層 222: The fourth dielectric layer
224:第三線路層 224: Third line layer
226:第五介電層 226: fifth dielectric layer
228:第四線路層 228: The fourth line layer
130a:第一外部線路層 130a: the first external line layer
132a:第一訊號線路 132a: The first signal line
134a:第一接地線路 134a: the first grounding line
140a:第二外部線路層 140a: the second external line layer
142a:第二訊號線路 142a: Second signal line
144a:第二接地線路 144a: second grounding line
170:第一罩蓋層 170: The first cover layer
175:第二罩蓋層 175: Second cover layer
219:第三開口 219: The third opening
L11:訊號路徑 L11: signal path
L12:接地路徑 L12: Ground path
Claims (22)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/938,977 US12144113B2 (en) | 2022-02-15 | 2022-09-07 | Circuit board structure |
CN202211682451.9A CN116614935A (en) | 2022-02-15 | 2022-12-26 | Circuit board structure |
US18/162,713 US20230262880A1 (en) | 2022-02-15 | 2023-02-01 | Circuit board structure |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US202263310103P | 2022-02-15 | 2022-02-15 | |
US63/310,103 | 2022-02-15 | ||
US202263344634P | 2022-05-23 | 2022-05-23 | |
US63/344,634 | 2022-05-23 | ||
US202263359213P | 2022-07-08 | 2022-07-08 | |
US63/359,213 | 2022-07-08 |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI808859B true TWI808859B (en) | 2023-07-11 |
TW202335559A TW202335559A (en) | 2023-09-01 |
Family
ID=88149475
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW111129443A TWI808859B (en) | 2022-02-15 | 2022-08-05 | Circuit board structure |
TW111149871A TWI841143B (en) | 2022-02-15 | 2022-12-26 | Circuit board structure |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW111149871A TWI841143B (en) | 2022-02-15 | 2022-12-26 | Circuit board structure |
Country Status (1)
Country | Link |
---|---|
TW (2) | TWI808859B (en) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW200635469A (en) * | 2004-12-10 | 2006-10-01 | Hitachi Via Mechanics Ltd | Multi-layered circuit board and manufacturing method of multi-layered circuit board |
TW201417644A (en) * | 2012-10-31 | 2014-05-01 | Zhen Ding Technology Co Ltd | Multi-layer printed circuit board and method for making the same |
US20200194858A1 (en) * | 2017-08-24 | 2020-06-18 | Denso Corporation | High-frequency transmission line |
US20200251798A1 (en) * | 2017-10-25 | 2020-08-06 | Soken, Inc. | High-frequency transmission line |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100851075B1 (en) * | 2007-04-30 | 2008-08-12 | 삼성전기주식회사 | Electromagnetic Bandgap Structures and Printed Circuit Boards |
KR100851076B1 (en) * | 2007-04-30 | 2008-08-12 | 삼성전기주식회사 | Electromagnetic Bandgap Structures and Printed Circuit Boards |
US9635761B2 (en) * | 2013-07-15 | 2017-04-25 | Massachusetts Institute Of Technology | Sleeved coaxial printed circuit board vias |
-
2022
- 2022-08-05 TW TW111129443A patent/TWI808859B/en active
- 2022-12-26 TW TW111149871A patent/TWI841143B/en active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW200635469A (en) * | 2004-12-10 | 2006-10-01 | Hitachi Via Mechanics Ltd | Multi-layered circuit board and manufacturing method of multi-layered circuit board |
TW201417644A (en) * | 2012-10-31 | 2014-05-01 | Zhen Ding Technology Co Ltd | Multi-layer printed circuit board and method for making the same |
US20200194858A1 (en) * | 2017-08-24 | 2020-06-18 | Denso Corporation | High-frequency transmission line |
US20200251798A1 (en) * | 2017-10-25 | 2020-08-06 | Soken, Inc. | High-frequency transmission line |
Also Published As
Publication number | Publication date |
---|---|
TW202335545A (en) | 2023-09-01 |
TWI841143B (en) | 2024-05-01 |
TW202335559A (en) | 2023-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN108063302B (en) | Vertical interconnection structure of radio frequency substrate | |
US20140034363A1 (en) | Multi-layer transmission lines | |
KR20070114692A (en) | Circuit Board Assembly with Reduced Capacitive Coupling | |
JP2015056719A (en) | Multilayer wiring board | |
TWI835074B (en) | Circuit board and manufacturing method thereof and electronic device | |
TWI808859B (en) | Circuit board structure | |
US12177964B2 (en) | Circuit board and manufacturing method thereof and electronic device | |
CN116647977A (en) | circuit board structure | |
US12144113B2 (en) | Circuit board structure | |
CN113678574B (en) | Packaging device for common mode rejection and printed circuit board | |
WO2021184844A1 (en) | Optical module | |
TWI808819B (en) | Circuit board structure | |
CN115776760A (en) | Circuit board, manufacturing method thereof and electronic device | |
US11818833B2 (en) | Circuit board structure | |
US11737206B2 (en) | Circuit board structure | |
US11837565B2 (en) | Devices including coax-like electrical connections and methods for manufacturing thereof | |
TWI734633B (en) | High frequency signal cross-layer transmission structure in multi-layer printed circuit board | |
US20230262893A1 (en) | Circuit board, manufacturing method thereof, and electronic device | |
US11895773B2 (en) | Circuit board structure | |
TWI835035B (en) | Circuit board and eletronic package using the same | |
TWI815591B (en) | Circuit board and manufacturing method thereof and electronic device | |
US20240276634A1 (en) | Shielding structure and circuit board | |
US20250056712A1 (en) | Manufacturing method of circuit board | |
CN112397477B (en) | Millimeter wave chip packaging system | |
CN117156666A (en) | Printed circuit board for quantum chip packaging and quantum chip packaging box |