KR950010397B1 - 오프셋 자동 보정 a/d 변환 회로 - Google Patents
오프셋 자동 보정 a/d 변환 회로 Download PDFInfo
- Publication number
- KR950010397B1 KR950010397B1 KR1019870005713A KR870005713A KR950010397B1 KR 950010397 B1 KR950010397 B1 KR 950010397B1 KR 1019870005713 A KR1019870005713 A KR 1019870005713A KR 870005713 A KR870005713 A KR 870005713A KR 950010397 B1 KR950010397 B1 KR 950010397B1
- Authority
- KR
- South Korea
- Prior art keywords
- output
- code
- input
- offset
- analog voltage
- Prior art date
Links
- 238000006243 chemical reaction Methods 0.000 title claims description 17
- 230000007704 transition Effects 0.000 claims description 3
- 238000013139 quantization Methods 0.000 description 6
- 230000000295 complement effect Effects 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005070 sampling Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0602—Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic
- H03M1/0604—Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic at one point, i.e. by adjusting a single reference value, e.g. bias or gain error
- H03M1/0607—Offset or drift compensation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
Claims (6)
- 입력 아날로그 전압의 특정 레벨과 이것에 대응하여 출력하는 출력 디지탈 값의 특정 출력 코드 사이의 오프셋 에러를 자동적으로 보상하되, 상기 입력 아날로그 전압은 상기 출력 코드의 1LSB보다 큰 잔류 노이즈를 포함하는 바이폴라 A/D 변환기 회로에 있어서, 입력 아날로그 전압을 출력 디지탈 값의 출력 코드로 변환시키는 A/D 변환기 수단과, 상기 출력 디지탈의 특정 출력 코드보다 큰 생성 확률과 특정 출력 코드보다 작은 생성 확률을 각각 출력 디지탈 값에 따라 일치시키기 위해 상기 입력 아날로그 전압에 보상 전압을 부가하며, 또한 상기 입력 아날로그 전압으로 출력을 복귀시키기 위해 상기 특정 출력 코드보다 각각 크고 작으며 그 크기는 실질적으로 동일한 천이점들을 가지는 히스테리시스 회로 수단을 포함하는 귀환 회로 수단을 구비하는 것을 특징으로 하는 오프셋 자동 보정 바이폴라 A/D 변환 회로.
- 제1항에 있어서, 상기 특정 레벨은 입력 아날로그 전압의 제로 레벨이고, 상기 특정 출력 코드는 제로값 코드인 것을 특징으로 하는 오프셋 자동 보정 바이폴라 A/D 변환 회로.
- 제2항에 있어서, 상기 귀환 회로 수단은 상기 입력 아날로그 전압으로 적분된 출력이 복귀되도록 상기 제로값 코드를 제외한 출력 코드의 MSB를 적분하는 적분기 수단을 구비하는 것을 특징으로 하는 오프셋 자동 보정 바이폴라 A/D 변환 회로.
- 제1항에 있어서, 상기 히스테리시스 회로 수단은 상기 특정 출력 코드보다 각각 +1LSB 크고 -1LSB 작은 천이점을 가지는 것을 특징으로 하는 오프셋 자동 보정 바이폴라 A/D 변환 회로.
- 제1항에 있어서, 상기 히스테리시스 회로 수단은, 출력 코드의 반전된 부호 비트를 수신하는 AND 게이트의 출력과 출력 코드의 잔류 비트들을 수신하는 OR 게이트들을 수신하는 OR 게이트의 출력을 수신하기 위해 접속된 세트 입력을 가지며 또한 출력 코드의 부호 비트(MSB)를 수신하기 위해 리세트 입력을 가지는 플립플롭을 구비하는 것을 특징으로 하는 오프셋 자동 보정 바이폴라 A/D 변환 회로.
- 제5항에 있어서, 상기 플립플롭의 출력은, 플립플롭 출력을 적분하여 이 적분된 출력을 상기 입력 아날로그 전압에 복귀시키는 적분기 수단의 입력에 접속된 것을 특징으로 하는 오프셋 자동 보정 바이폴라 A/D 변환 회로.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP132205 | 1986-06-07 | ||
JP61132205A JPH0758907B2 (ja) | 1986-06-07 | 1986-06-07 | オフセツト自動補正a/d変換回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR880001114A KR880001114A (ko) | 1988-03-31 |
KR950010397B1 true KR950010397B1 (ko) | 1995-09-16 |
Family
ID=15075849
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019870005713A KR950010397B1 (ko) | 1986-06-07 | 1987-06-05 | 오프셋 자동 보정 a/d 변환 회로 |
Country Status (6)
Country | Link |
---|---|
US (1) | US4766417A (ko) |
JP (1) | JPH0758907B2 (ko) |
KR (1) | KR950010397B1 (ko) |
DE (1) | DE3718937C2 (ko) |
FR (1) | FR2599913B1 (ko) |
GB (1) | GB2191354B (ko) |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4965867A (en) * | 1987-08-20 | 1990-10-23 | Pioneer Electronic Corporation | Offset compensation circuit |
JP2924373B2 (ja) * | 1990-11-02 | 1999-07-26 | 日本電気株式会社 | A/d変換回路 |
US5523756A (en) * | 1994-01-18 | 1996-06-04 | The Grass Valley Group, Inc. | Analog-to-digital converter with offset reduction loop |
US5583934A (en) * | 1995-03-03 | 1996-12-10 | Advanced Micro Devices, Inc. | DC level control for an electronic telephone line card |
DE19514007C1 (de) * | 1995-04-13 | 1996-09-12 | Wandel & Goltermann | Verfahren zur Verbesserung des Klirrverhaltens von Analog-Digitalwandlern |
US5685149A (en) * | 1995-11-14 | 1997-11-11 | Tcam Technologies, Inc. | Proportionally controlled thermochemical mechanical actuator |
SE514770C2 (sv) * | 1999-05-25 | 2001-04-23 | Ericsson Telefon Ab L M | Förfarande och arrangemang för korrigering av offsetfel vid A/D-omvandling |
AU1493801A (en) | 1999-09-27 | 2001-04-30 | Parthus Technologies Plc | Method and apparatus for identifying a pre-determined pattern from a received signal via correlation |
KR100333556B1 (ko) * | 1999-11-10 | 2002-04-22 | 윤종용 | 키폰시스템의 용량 증가에 따른 전원보상장치 |
US7242330B2 (en) * | 2003-12-17 | 2007-07-10 | Texas Instruments Incorporated | Dynamic compensation of analog-to-digital converter (ADC) offset errors using filtered PWM |
JP2010199799A (ja) * | 2009-02-24 | 2010-09-09 | Renesas Electronics Corp | アナログデジタル変換回路 |
JP5406145B2 (ja) * | 2010-08-31 | 2014-02-05 | 日立オートモティブシステムズ株式会社 | 電流制御用半導体素子、およびそれを用いた制御装置 |
JP5395127B2 (ja) | 2011-07-14 | 2014-01-22 | 日立オートモティブシステムズ株式会社 | 電流制御用半導体素子およびそれを用いた制御装置 |
JP5706502B2 (ja) * | 2013-10-24 | 2015-04-22 | 日立オートモティブシステムズ株式会社 | 電子制御装置 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR1366812A (fr) * | 1963-05-06 | 1964-07-17 | Labo Cent Telecommunicat | Perfectionnements aux dispositifs de codage à réaction |
GB1113700A (en) * | 1966-11-22 | 1968-05-15 | Standard Telephones Cables Ltd | Encoders for electrical signals |
SE369338B (ko) * | 1973-04-11 | 1974-08-19 | Munters Ab Carl | |
IT1017612B (it) * | 1974-05-15 | 1977-08-10 | Sits Soc It Telecom Siemens | Mono codecodificatore in particola re per sistemi telefonici a divisio ne di tempo |
US3953805A (en) * | 1974-11-07 | 1976-04-27 | Texas Instruments Incorporated | DC component suppression in zero CF IF systems |
US4186384A (en) * | 1975-06-24 | 1980-01-29 | Honeywell Inc. | Signal bias remover apparatus |
JPS5318373A (en) * | 1976-08-04 | 1978-02-20 | Fujitsu Ltd | Drift compensation system of a/d conversion circuit |
FR2396463A1 (fr) * | 1977-06-30 | 1979-01-26 | Ibm France | Circuit pour compenser les decalages du zero dans les dispositifs analogiques et application de ce circuit a un convertisseur analogique-numerique |
JPS5952576B2 (ja) * | 1979-07-13 | 1984-12-20 | 株式会社東芝 | A/d変換器の安定化回路 |
JPS59181719A (ja) * | 1983-03-31 | 1984-10-16 | Fujitsu Ltd | オフセツト補償回路 |
US4602374A (en) * | 1984-02-27 | 1986-07-22 | Nippon Telegraph & Telephone Public Corporation | Multi-level decision circuit |
US4672359A (en) * | 1985-11-12 | 1987-06-09 | Trw Inc. | Superconducting analog-to-digital converter and digital magnetometer and related method for its use |
EP0237583B1 (de) * | 1986-02-07 | 1989-11-29 | Hottinger Baldwin Messtechnik Gmbh | Verfahren und Schaltungsanordnung zum Umsetzen einer Messspannung in einen digitalen Wert |
-
1986
- 1986-06-07 JP JP61132205A patent/JPH0758907B2/ja not_active Expired - Fee Related
-
1987
- 1987-06-01 US US07/055,849 patent/US4766417A/en not_active Expired - Lifetime
- 1987-06-02 GB GB8712938A patent/GB2191354B/en not_active Expired - Lifetime
- 1987-06-05 DE DE3718937A patent/DE3718937C2/de not_active Expired - Fee Related
- 1987-06-05 FR FR8707952A patent/FR2599913B1/fr not_active Expired - Fee Related
- 1987-06-05 KR KR1019870005713A patent/KR950010397B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
GB2191354A (en) | 1987-12-09 |
KR880001114A (ko) | 1988-03-31 |
JPH0758907B2 (ja) | 1995-06-21 |
FR2599913A1 (fr) | 1987-12-11 |
US4766417A (en) | 1988-08-23 |
DE3718937C2 (de) | 1995-07-27 |
FR2599913B1 (fr) | 1994-05-27 |
GB2191354B (en) | 1990-08-01 |
JPS62289016A (ja) | 1987-12-15 |
GB8712938D0 (en) | 1987-07-08 |
DE3718937A1 (de) | 1987-12-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR950010397B1 (ko) | 오프셋 자동 보정 a/d 변환 회로 | |
US5990819A (en) | D/A converter and delta-sigma D/A converter | |
RU2159505C2 (ru) | Устройство и способ преобразования аналогового сигнала в цифровую форму, устройство и способ преобразования множества двоично-кодированных числовых отсчетов сигнала в аналоговый сигнал | |
US4812846A (en) | Dither circuit using dither including signal component having frequency half of sampling frequency | |
EP0381715B1 (en) | Digital correction circuit and method for data converters | |
US7348906B2 (en) | INL curve correction in a pipeline ADC | |
EP0293780A2 (en) | Analog-to-digital converter employing delta-sigma modulation | |
US5146223A (en) | Analog-to-digital converter circuit | |
US5995036A (en) | Passive switched capacitor delta analog-to-digital converter with programmable gain control | |
US4498072A (en) | A/D Converter having a self-bias circuit | |
US6215427B1 (en) | Analog-digital conversion device comprising a differential comparator | |
US6639530B2 (en) | Modulation of an analog signal into a digital representation thereof | |
KR19980702855A (ko) | 호모다인 수신기를 위한 평형 압신 델타 변환 | |
US6147634A (en) | Method and apparatus for digital to analog conversion with reduced noise | |
KR100735930B1 (ko) | 아날로그-디지털 변환기 | |
JPH04302223A (ja) | 回路装置 | |
JP3336576B2 (ja) | A/d変換器 | |
JPH0446016B2 (ko) | ||
JPH0821858B2 (ja) | ディジタル・アナログ変換装置 | |
SU1403370A1 (ru) | Преобразователь напр жение-код | |
JP2874218B2 (ja) | A−dコンバータ | |
JPH09247496A (ja) | クランプ回路 | |
JP3760502B2 (ja) | クランプ回路 | |
JPH08167848A (ja) | Δς変換装置の直流電圧補償回路 | |
CN118523777A (zh) | 适用于sdadc调制器电容失配的整形算法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19870605 |
|
PG1501 | Laying open of application | ||
A201 | Request for examination | ||
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19920605 Comment text: Request for Examination of Application Patent event code: PA02011R01I Patent event date: 19870605 Comment text: Patent Application |
|
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19950321 Patent event code: PE09021S01D |
|
G160 | Decision to publish patent application | ||
PG1605 | Publication of application before grant of patent |
Comment text: Decision on Publication of Application Patent event code: PG16051S01I Patent event date: 19950816 |
|
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 19951213 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 19960117 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 19960117 End annual number: 3 Start annual number: 1 |
|
PR1001 | Payment of annual fee |
Payment date: 19971227 Start annual number: 4 End annual number: 4 |
|
PR1001 | Payment of annual fee |
Payment date: 19990904 Start annual number: 5 End annual number: 5 |
|
PR1001 | Payment of annual fee |
Payment date: 20000831 Start annual number: 6 End annual number: 6 |
|
PR1001 | Payment of annual fee |
Payment date: 20010818 Start annual number: 7 End annual number: 7 |
|
PR1001 | Payment of annual fee |
Payment date: 20020822 Start annual number: 8 End annual number: 8 |
|
FPAY | Annual fee payment |
Payment date: 20030822 Year of fee payment: 9 |
|
PR1001 | Payment of annual fee |
Payment date: 20030822 Start annual number: 9 End annual number: 9 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |