KR100216894B1 - Bga 반도체패키지의 전기테스트장치 - Google Patents
Bga 반도체패키지의 전기테스트장치 Download PDFInfo
- Publication number
- KR100216894B1 KR100216894B1 KR1019960041466A KR19960041466A KR100216894B1 KR 100216894 B1 KR100216894 B1 KR 100216894B1 KR 1019960041466 A KR1019960041466 A KR 1019960041466A KR 19960041466 A KR19960041466 A KR 19960041466A KR 100216894 B1 KR100216894 B1 KR 100216894B1
- Authority
- KR
- South Korea
- Prior art keywords
- semiconductor package
- printed circuit
- board
- pcb
- electrical test
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000012360 testing method Methods 0.000 title claims abstract description 38
- 239000004065 semiconductor Substances 0.000 claims abstract description 40
- 239000000523 sample Substances 0.000 claims abstract description 22
- 239000000463 material Substances 0.000 claims abstract description 10
- 150000001875 compounds Chemical class 0.000 claims description 3
- 238000000034 method Methods 0.000 claims description 3
- 239000011347 resin Substances 0.000 claims description 3
- 229920005989 resin Polymers 0.000 claims description 3
- 238000009434 installation Methods 0.000 claims 2
- 238000012423 maintenance Methods 0.000 claims 1
- 230000002950 deficient Effects 0.000 abstract description 9
- 238000004519 manufacturing process Methods 0.000 abstract description 6
- 230000005856 abnormality Effects 0.000 abstract description 5
- 239000002699 waste material Substances 0.000 abstract description 4
- 238000005516 engineering process Methods 0.000 description 5
- 230000007547 defect Effects 0.000 description 4
- 238000010586 diagram Methods 0.000 description 3
- 229910000679 solder Inorganic materials 0.000 description 3
- 239000004033 plastic Substances 0.000 description 2
- 230000002159 abnormal effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000004575 stone Substances 0.000 description 1
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2855—Environmental, reliability or burn-in testing
- G01R31/2872—Environmental, reliability or burn-in testing related to electrical or environmental aspects, e.g. temperature, humidity, vibration, nuclear radiation
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2855—Environmental, reliability or burn-in testing
- G01R31/286—External aspects, e.g. related to chambers, contacting devices or handlers
- G01R31/2863—Contacting devices, e.g. sockets, burn-in boards or mounting fixtures
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2884—Testing of integrated circuits [IC] using dedicated test connectors, test elements or test circuits on the IC under test
Landscapes
- Engineering & Computer Science (AREA)
- Environmental & Geological Engineering (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Testing Of Individual Semiconductor Devices (AREA)
Abstract
Description
Claims (8)
- 반도체패키지를 구성하는 인쇄회로기판(PCB)의 상면에 접지 설치되며 그 하면에는 다수의 프로우브핀(PP)을 배열 설치한 상보드(UB)와, 인쇄회로기판(PCB)의 하면에 접지 설치되며 그 상면에 다수의 프로우브핀(PP)을 배열 설치한 하보드(LB)를 포함하여서 이루어짐을 특징으로 하는 BGA 반도체패키지의 전기테스트장치.
- 제1항에 있어서, 상·하보드(UB)(LB)에 탄성력을 갖는 프로우브핀(PP)을 설치해서 인쇄회로기판(PCB)과 상·하보드(UB)(LB)간의 접지성을 좋게 유지토록 함을 특징으로 하는 BGA 반도체패키지의 전기테스트장치.
- 제1항 또는 제2항중 어느 한 항에 있어서, 상·하보드(UB)(LB)에 다수의 홀(h)을 천공하여 그 홀(h) 속에 프로우브핀(PP)을 삽입 설치함으로써 프로우브핀(PP)의 교환 설치할 수 있도록 함을 특징으로 하는 BGA 반도체패키지의 전기테스트장치.
- 제1항에 있어서, 상보드(UB)의 하면에 수개의 사각홈(G)을 형성하여 자재의 전기테스트시 일정 두께로 몰드된 콤파운드수지가 상기 사각홈(G)에 수용되도록 함을 특징으로 하는 BGA 반도체패키지의 전기테스트장치.
- 제1항 또는 제4항중 어느 한 항에 있어서, 상보드(UB)에 형성된 사각홈(G)의 주위에 프로우브핀(PP)을 일정패턴으로 배열 설치함을 특징으로 하는 BGA 반도체패키지의 전기테스트장치.
- 제1항 또는 제4항중 어느 한 항에 있어서, 상보드(UB)에 사각홈(G) 주위에 일정패턴으로 배열되는 프로우브핀(PP)을 지그재그형으로 배열 설치함을 특징으로 하는 BGA 반도체패키지의 전기테스트장치.
- 제1항에 있어서, 상보드(UB)에 설치되는 다수의 프로우브핀(PP)이, 이 상보드(UB)에 접지되는 인쇄회로기판(PCB)에 인쇄된 다수의 전기테스트용 패드(ETP)와 접지될 수 있도록 동일하게 대응 설치함을 특징으로 하는 BGA 반도체패키지의 전기테스트장치.
- 제1항에 있어서, 하보드(LB)에 설치되는 다수의 프로우브핀(PP)이, 이 하보드(LB)에 접지되는 인쇄회로기판(PCB)에 인쇄된 다수의 단자(T)와 접지될 수 있도록 동일하게 대응 설치함을 특징으로 하는 BGA 반도체패키지의 전기테스트장치.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019960041466A KR100216894B1 (ko) | 1996-09-21 | 1996-09-21 | Bga 반도체패키지의 전기테스트장치 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019960041466A KR100216894B1 (ko) | 1996-09-21 | 1996-09-21 | Bga 반도체패키지의 전기테스트장치 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR19980022346A KR19980022346A (ko) | 1998-07-06 |
KR100216894B1 true KR100216894B1 (ko) | 1999-10-01 |
Family
ID=19474736
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019960041466A Expired - Fee Related KR100216894B1 (ko) | 1996-09-21 | 1996-09-21 | Bga 반도체패키지의 전기테스트장치 |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR100216894B1 (ko) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100331262B1 (ko) * | 1998-12-30 | 2002-05-09 | 박종섭 | Bga패키지의 접속상태 테스트회로 |
KR20030075541A (ko) * | 2002-03-19 | 2003-09-26 | 주식회사 파이컴 | 평판표시소자 검사장치의 프로브 |
-
1996
- 1996-09-21 KR KR1019960041466A patent/KR100216894B1/ko not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
KR19980022346A (ko) | 1998-07-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100843202B1 (ko) | 기판 양면에 검사용 패드를 갖는 반도체 패키지 및검사방법 | |
US6407566B1 (en) | Test module for multi-chip module simulation testing of integrated circuit packages | |
KR100370308B1 (ko) | 반도체웨이퍼의탐침검사방법 | |
US5644247A (en) | Test socket and method for producing known good dies using the test socket | |
KR100268414B1 (ko) | 반도체 장치를 테스트하기 위한 프로브 카드 | |
US20090027072A1 (en) | Apparatus for testing chips with ball grid array | |
US5977784A (en) | Method of performing an operation on an integrated circuit | |
US6249114B1 (en) | Electronic component continuity inspection method and apparatus | |
US20040155241A1 (en) | Test assembly for integrated circuit package | |
KR20050106581A (ko) | 범프 테스트를 위한 플립 칩 반도체 패키지 및 그 제조방법 | |
KR20040080739A (ko) | 테스트 패드를 갖는 반도체 칩과 그를 이용한 테이프캐리어 패키지 | |
KR100216894B1 (ko) | Bga 반도체패키지의 전기테스트장치 | |
US6433565B1 (en) | Test fixture for flip chip ball grid array circuits | |
KR100216992B1 (ko) | 복수의 전원배선이 형성된 검사용 기판 | |
JP2885202B2 (ja) | 半導体パッケージ用検査治具 | |
KR19980022345A (ko) | 전기테스트가 가능한 bga 반도체패키지용 회로기판 | |
KR100258350B1 (ko) | 슈퍼 bga 반도체패키지 | |
KR20090058862A (ko) | 반도체 패키지 테스트 보드 | |
KR200226638Y1 (ko) | 테스트 소켓 | |
KR100442054B1 (ko) | 볼 그리드 어레이 타입 반도체 패키지 검사용 소켓 | |
KR0181100B1 (ko) | 서포트 링 패드가 형성된 리드 프레임을 이용한 노운 굳 다이 제조장치 | |
US7036216B2 (en) | Method and apparatus for connecting at least one chip to an external wiring configuration | |
JPH1117057A (ja) | 検査パッド付きbga型半導体装置 | |
JPH09191169A (ja) | 印刷配線板 | |
KR20120014752A (ko) | 기판의 코이닝-전기검사 장치 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19960921 |
|
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19960921 Comment text: Request for Examination of Application |
|
PG1501 | Laying open of application | ||
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 19990527 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 19990602 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 19990603 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
PR1001 | Payment of annual fee |
Payment date: 20020604 Start annual number: 4 End annual number: 4 |
|
PR1001 | Payment of annual fee |
Payment date: 20030530 Start annual number: 5 End annual number: 5 |
|
PR1001 | Payment of annual fee |
Payment date: 20040528 Start annual number: 6 End annual number: 6 |
|
PR1001 | Payment of annual fee |
Payment date: 20050603 Start annual number: 7 End annual number: 7 |
|
FPAY | Annual fee payment |
Payment date: 20060605 Year of fee payment: 8 |
|
PR1001 | Payment of annual fee |
Payment date: 20060605 Start annual number: 8 End annual number: 8 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |
Termination category: Default of registration fee Termination date: 20080610 |