[go: up one dir, main page]

JPS6467652A - Cache memory eliminating data discordance - Google Patents

Cache memory eliminating data discordance

Info

Publication number
JPS6467652A
JPS6467652A JP62223866A JP22386687A JPS6467652A JP S6467652 A JPS6467652 A JP S6467652A JP 62223866 A JP62223866 A JP 62223866A JP 22386687 A JP22386687 A JP 22386687A JP S6467652 A JPS6467652 A JP S6467652A
Authority
JP
Japan
Prior art keywords
data
address
main memory
memory device
discordance
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP62223866A
Other languages
Japanese (ja)
Inventor
Mitsuo Sawada
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to JP62223866A priority Critical patent/JPS6467652A/en
Publication of JPS6467652A publication Critical patent/JPS6467652A/en
Pending legal-status Critical Current

Links

Landscapes

  • Memory System Of A Hierarchy Structure (AREA)

Abstract

PURPOSE:To eliminate the discordance of data between a cache memory and a main memory device caused by an access given to the main memory device from another master, by providing an address memory means which stores an address and the decision data to decide said address is valid or invalid. CONSTITUTION:The 1st and 2nd address memory means 7 and 8 store the address given from a CPU bus 13 and the address given from a system bus 4 connected with a main memory device and another master (DMA, etc.) as well as the decision data showing whether these addresses are valid or not. When said DMA changes the data on the main memory corresponding to the address stored in the means 8, the decision data on said address is set invalid. Then the use of this data is avoided when an access is received from a CPU. Thus the CPU uses the data on the main memory device and then replaces the data on a cache memory with the data on the main memory device to secure the coincidence between both data in case another master changes the data on the main memory device to cause the discordance with the data on the cache memory.
JP62223866A 1987-09-09 1987-09-09 Cache memory eliminating data discordance Pending JPS6467652A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP62223866A JPS6467652A (en) 1987-09-09 1987-09-09 Cache memory eliminating data discordance

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62223866A JPS6467652A (en) 1987-09-09 1987-09-09 Cache memory eliminating data discordance

Publications (1)

Publication Number Publication Date
JPS6467652A true JPS6467652A (en) 1989-03-14

Family

ID=16804934

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62223866A Pending JPS6467652A (en) 1987-09-09 1987-09-09 Cache memory eliminating data discordance

Country Status (1)

Country Link
JP (1) JPS6467652A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6535960B1 (en) 1994-12-12 2003-03-18 Fujitsu Limited Partitioned cache memory with switchable access paths
KR100759656B1 (en) * 2000-08-24 2007-09-17 닛토덴코 가부시키가이샤 Intraoral adhesive preparation

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6535960B1 (en) 1994-12-12 2003-03-18 Fujitsu Limited Partitioned cache memory with switchable access paths
KR100759656B1 (en) * 2000-08-24 2007-09-17 닛토덴코 가부시키가이샤 Intraoral adhesive preparation

Similar Documents

Publication Publication Date Title
EP0343567A3 (en) Multi-processing system and cache apparatus for use in the same
JPS644847A (en) Cache memory capable of maintaining coherence property in case of address disturbance
EP1256879A3 (en) Data processor having cache memory
EP0797149A3 (en) Architecture and method for sharing tlb entries
CA2026224A1 (en) Apparatus for maintaining consistency in a multiprocess computer system using virtual caching
SE8405456L (en) VERY FAST MEMORY AND MEMORY MANAGEMENT SYSTEM
EP0840234A3 (en) Programmable shared memory system and method
EP0370178A3 (en) Method and system for mapping data in a virtual storage data processing system
KR930016891A (en) Cache controller
KR850004677A (en) Address transition control system
AU542123B2 (en) Data processing system
CA2107056A1 (en) Method and System for Increased System Memory Concurrency in a Multiprocessor Computer System
JPS6467652A (en) Cache memory eliminating data discordance
CA2012318A1 (en) Microprocessor system having an extended address space
JPS6428756A (en) Buffer control system
JPS55154851A (en) Data transmission system
KR970705086A (en) A pipelined microprocessor that makes memory requests to the cache memory and to the external memory controller during the same clock cycle (A Pipelined Microprocessor that Makes Memory Requests to a Cache Memory and an External Memory Controller During the Same Clock Cycle)
JPS55123739A (en) Memory content prefetch control system
JPS559228A (en) Memory request control system
JPS5326632A (en) Common memory control unit
JPS5533214A (en) Information processing system
JPS6417136A (en) Invalidation control system for cache memory
JPS6478361A (en) Data processing system
JPS6428736A (en) Data error processing system for processing unit of common bus system
GB2036392A (en) Computer system having enhancement circuitry for memory accessing