JPS643744A - Lsi test method - Google Patents
Lsi test methodInfo
- Publication number
- JPS643744A JPS643744A JP62159351A JP15935187A JPS643744A JP S643744 A JPS643744 A JP S643744A JP 62159351 A JP62159351 A JP 62159351A JP 15935187 A JP15935187 A JP 15935187A JP S643744 A JPS643744 A JP S643744A
- Authority
- JP
- Japan
- Prior art keywords
- signal line
- turned
- line
- value
- lsi
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
- G11C29/18—Address generation devices; Devices for accessing memories, e.g. details of addressing circuits
- G11C29/30—Accessing single arrays
- G11C29/32—Serial access; Scan testing
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318566—Comparators; Diagnosing the device under test
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Tests Of Electronic Circuits (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP62159351A JPS643744A (en) | 1987-06-26 | 1987-06-26 | Lsi test method |
US07/211,043 US4912395A (en) | 1987-06-26 | 1988-06-24 | Testable LSI device incorporating latch/shift registers and method of testing the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP62159351A JPS643744A (en) | 1987-06-26 | 1987-06-26 | Lsi test method |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS643744A true JPS643744A (en) | 1989-01-09 |
Family
ID=15691949
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP62159351A Pending JPS643744A (en) | 1987-06-26 | 1987-06-26 | Lsi test method |
Country Status (2)
Country | Link |
---|---|
US (1) | US4912395A (ja) |
JP (1) | JPS643744A (ja) |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5189675A (en) * | 1988-06-22 | 1993-02-23 | Kabushiki Kaisha Toshiba | Self-diagnostic circuit for logic circuit block |
JPH0758319B2 (ja) * | 1989-02-07 | 1995-06-21 | 株式会社東芝 | テスト容易化回路 |
US5167020A (en) * | 1989-05-25 | 1992-11-24 | The Boeing Company | Serial data transmitter with dual buffers operating separately and having scan and self test modes |
DE68915758T2 (de) * | 1989-07-07 | 1994-12-08 | Ibm | Blockkodierungsschema für die Übertragung von partiellen Bits. |
JPH0770573B2 (ja) * | 1989-07-11 | 1995-07-31 | 富士通株式会社 | 半導体集積回路装置 |
JPH0474977A (ja) * | 1990-07-16 | 1992-03-10 | Nec Corp | 半導体集積回路 |
AU660011B2 (en) * | 1991-04-26 | 1995-06-08 | Nec Corporation | Method and system for fault coverage testing memory |
US5751728A (en) * | 1991-11-12 | 1998-05-12 | Nec Corporation | Semiconductor memory IC testing device |
JP3247937B2 (ja) * | 1992-09-24 | 2002-01-21 | 株式会社日立製作所 | 論理集積回路 |
DE4425254A1 (de) * | 1994-07-16 | 1996-01-18 | Telefunken Microelectron | Datenübertragungsverfahren in einem Echtzeitdatenverarbeitungssystem |
US5642362A (en) * | 1994-07-20 | 1997-06-24 | International Business Machines Corporation | Scan-based delay tests having enhanced test vector pattern generation |
US5544107A (en) * | 1994-08-22 | 1996-08-06 | Adaptec, Inc. | Diagnostic data port for a LSI or VLSI integrated circuit |
GB9417297D0 (en) * | 1994-08-26 | 1994-10-19 | Inmos Ltd | Method and apparatus for testing an integrated circuit device |
US6173425B1 (en) | 1998-04-15 | 2001-01-09 | Integrated Device Technology, Inc. | Methods of testing integrated circuits to include data traversal path identification information and related status information in test data streams |
US6088823A (en) * | 1998-06-12 | 2000-07-11 | Synopsys, Inc. | Circuit for efficiently testing memory and shadow logic of a semiconductor integrated circuit |
US6717222B2 (en) * | 2001-10-07 | 2004-04-06 | Guobiao Zhang | Three-dimensional memory |
JP4140331B2 (ja) * | 2002-10-01 | 2008-08-27 | 沖電気工業株式会社 | アナログ電圧出力ドライバlsiチップ |
EP1447672B1 (en) * | 2003-02-13 | 2006-10-18 | Matsushita Electric Industrial Co., Ltd. | Assembly for LSI test |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5658671A (en) * | 1979-10-19 | 1981-05-21 | Nec Corp | Tester for logical circuit |
JPS5690271A (en) * | 1979-12-25 | 1981-07-22 | Nec Corp | Testing method for logic device |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4441075A (en) * | 1981-07-02 | 1984-04-03 | International Business Machines Corporation | Circuit arrangement which permits the testing of each individual chip and interchip connection in a high density packaging structure having a plurality of interconnected chips, without any physical disconnection |
JPS61204744A (ja) * | 1985-02-05 | 1986-09-10 | Hitachi Ltd | 診断機能を有するram内蔵lsiおよびその診断方法 |
JPS6234244A (ja) * | 1985-08-07 | 1987-02-14 | Hitachi Ltd | 内部バス回路の診断方式 |
-
1987
- 1987-06-26 JP JP62159351A patent/JPS643744A/ja active Pending
-
1988
- 1988-06-24 US US07/211,043 patent/US4912395A/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5658671A (en) * | 1979-10-19 | 1981-05-21 | Nec Corp | Tester for logical circuit |
JPS5690271A (en) * | 1979-12-25 | 1981-07-22 | Nec Corp | Testing method for logic device |
Also Published As
Publication number | Publication date |
---|---|
US4912395A (en) | 1990-03-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS643744A (en) | Lsi test method | |
US5883524A (en) | Low overhead memory designs for IC terminals | |
GB1498125A (en) | Digital circuit module test system | |
EP0548585A3 (ja) | ||
EP0604032B1 (en) | Scan testing of integrated circuits | |
US6815977B2 (en) | Scan cell systems and methods | |
KR970010006B1 (en) | Semiconductor integrated circuit and method of testing the same | |
EP0330841A3 (en) | Logic circuit with a test function | |
MY127546A (en) | Asynchronous testing of reset operation in an integrated circuit | |
MY130533A (en) | Controllable and testable oscillator apparatus for an integrated circuit | |
TW290646B (en) | Method and apparatus for output deselecting of data during test | |
WO2004042786A3 (en) | High-frequency scan testability with low-speed testers | |
US5479127A (en) | Self-resetting bypass control for scan test | |
JPS6491074A (en) | Memory-contained logic lsi and testing thereof | |
EP0921406A3 (en) | Method and system for testing an integrated circuit | |
EP0428465A3 (en) | Method and apparatus for detecting oscillator stuck faults in a level sensitive scan design (lssd) system | |
EP0347908A3 (en) | Test facilitating circuit of logic circuit | |
EP0382360A3 (en) | Event qualified testing architecture for integrated circuits | |
TW255021B (en) | Testing data processing apparatus | |
JPS6443773A (en) | Propagation delay testing method for logic circuit | |
JPS578858A (en) | Integrated circuit package | |
JPS5727041A (en) | Large-scale integrated circuit having testing function | |
JPS55128168A (en) | Testing method of memory in chip | |
KR970008085B1 (en) | Test method for semiconductor | |
JPS6479673A (en) | Test system for ram contained lsi chip |