JPS5916369A - Manufacturing method for semiconductor integrated circuit devices - Google Patents
Manufacturing method for semiconductor integrated circuit devicesInfo
- Publication number
- JPS5916369A JPS5916369A JP58089101A JP8910183A JPS5916369A JP S5916369 A JPS5916369 A JP S5916369A JP 58089101 A JP58089101 A JP 58089101A JP 8910183 A JP8910183 A JP 8910183A JP S5916369 A JPS5916369 A JP S5916369A
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor
- region
- integrated circuit
- manufacturing
- semiconductor layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims description 38
- 238000004519 manufacturing process Methods 0.000 title claims description 5
- 238000009792 diffusion process Methods 0.000 description 8
- 239000012535 impurity Substances 0.000 description 8
- 230000015556 catabolic process Effects 0.000 description 7
- 239000000758 substrate Substances 0.000 description 7
- 238000000034 method Methods 0.000 description 6
- 238000005468 ion implantation Methods 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/60—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of BJTs
- H10D84/641—Combinations of only vertical BJTs
- H10D84/642—Combinations of non-inverted vertical BJTs of the same conductivity type having different characteristics, e.g. Darlington transistors
Landscapes
- Bipolar Transistors (AREA)
- Bipolar Integrated Circuits (AREA)
Abstract
(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。(57) [Summary] This bulletin contains application data before electronic filing, so abstract data is not recorded.
Description
【発明の詳細な説明】
本発明は半導体集積回路装置の製法に関するものである
。DETAILED DESCRIPTION OF THE INVENTION The present invention relates to a method for manufacturing a semiconductor integrated circuit device.
例えば音響用半導体集積回路装置において、高耐圧の要
求されるパワートランジスタと高耐圧であることは必ず
しも要求されないが高速であることが要求されるトラン
ジスタとを同一半導体基体に形成することが音響装置の
小型化のために必要となった。For example, in acoustic semiconductor integrated circuit devices, it is important to form a power transistor that requires a high breakdown voltage and a transistor that does not necessarily require a high breakdown voltage but requires high speed on the same semiconductor substrate. This became necessary for miniaturization.
かかる要求のそれぞれ異なる両トランジスタを一つの基
板上に同時に形成する従来の方法によれば、トランジス
タを形成−スべきエピタキシャル成長層の不純物濃度を
、パワートランジスタの耐圧確保のため一定以上にする
ことができず、そのため他方のトランジスタの高速性を
充分に高めろことができなかった。According to the conventional method of simultaneously forming both transistors with different requirements on one substrate, the impurity concentration of the epitaxial growth layer in which the transistors are formed can be kept above a certain level in order to ensure the breakdown voltage of the power transistor. Therefore, it was not possible to sufficiently increase the speed of the other transistor.
そこで、エピタキシャル成長層を形成したのち、高速性
の要求されるトランジスタを形成すべき部分に選択的に
不純物を拡散してコレクタの直列抵抗を低(し、それに
よって高速性を確保する方法が考えられる。Therefore, after forming an epitaxial growth layer, a method of selectively diffusing impurities into the part where a transistor that requires high speed is to be formed may be considered to reduce the series resistance of the collector (and thereby ensure high speed). .
しかし、上記の方法によれば部分的拡散のための一連の
工程が新たに必要となる。However, the above method requires a new series of steps for partial diffusion.
本発明は、工程を増加させることなくICにおける一万
のトランジスタの高速性を高めることを主たる目的とし
、さらにかかるトランジスタの動作領域にできる寄生ト
ランジスタのリーク電流を小さくすることを従たる目的
とする。The main purpose of the present invention is to improve the high-speed performance of 10,000 transistors in an IC without increasing the number of steps, and a secondary purpose is to reduce the leakage current of parasitic transistors formed in the operating area of such transistors. .
上記目的を達成するための本発明の基本的構成は、第1
導電型の第1半導体層の一生面に互いに離間して第2導
を型の第1及び第2の半導体領域を選択的に形成する工
程、上記第1及び第2の半導体領域上並びに第1半導体
層の一生面上に第2導電型の第2半導体層を形成する工
程、上記第2半導体領域と上記第2半導体層の主表面と
の間に延在する第3半導体領域を形成する工程、上記第
1半導体領域上の第2半導体層中及び第3半導体領域中
にそれぞれ第1及び第2のトランジスタ素子を形成する
工程とからなることを特徴とする半導体集積回路装置の
製法にある。The basic structure of the present invention for achieving the above object is as follows:
selectively forming first and second semiconductor regions of a second conductivity type at a distance from each other on the entire surface of a first semiconductor layer of a conductivity type; a step of forming a second semiconductor layer of a second conductivity type on the whole surface of the semiconductor layer; a step of forming a third semiconductor region extending between the second semiconductor region and the main surface of the second semiconductor layer; and forming first and second transistor elements in a second semiconductor layer and a third semiconductor region on the first semiconductor region, respectively.
以下本発明を実施例により説明する。The present invention will be explained below with reference to Examples.
図面は本発明の一実施例を工程順に示すものである。The drawings show an embodiment of the present invention in the order of steps.
P型Si半導体基体1表面にドナー例えばリンを選択的
に拡散することによりN型埋込層2を形成する(第1図
参照)。次いで、半導体基体1表面にアクセプタ例えば
ボロンを選択的に拡散することにより接合分離のための
P+型領域4を形成する(第2図)。その後、基体1表
面の上記N++埋込層2の一部に重ねてドナーを選択的
に拡散してN++埋込層より高濃度のN+型領領域形成
する(第3図)。次に、半導体基体1上にエヒリキシャ
ル成長法によりN−型半導体層6を形成する(第4図)
。そして半導体層60表面部の前記した接合分離のため
のP1型領域4に対応する箇所に選択的にアクセプタを
拡散してP+型領域4aを形成する(第5図)。次いで
、半導体層60表面部のN+型領領域2および5と対応
する部分にドナーをイオン打込法によりドープする(第
6図)。その後打込まれたドナーを拡散処理する。An N-type buried layer 2 is formed by selectively diffusing a donor such as phosphorus onto the surface of a P-type Si semiconductor substrate 1 (see FIG. 1). Next, by selectively diffusing an acceptor such as boron into the surface of the semiconductor substrate 1, a P+ type region 4 for junction isolation is formed (FIG. 2). Thereafter, a donor is selectively diffused over a portion of the N++ buried layer 2 on the surface of the substrate 1 to form an N+ type region having a higher concentration than the N++ buried layer (FIG. 3). Next, an N-type semiconductor layer 6 is formed on the semiconductor substrate 1 by an epitaxial growth method (FIG. 4).
. Then, an acceptor is selectively diffused into a portion of the surface of the semiconductor layer 60 corresponding to the P1 type region 4 for junction isolation described above to form a P+ type region 4a (FIG. 5). Next, portions of the surface of the semiconductor layer 60 corresponding to the N+ type regions 2 and 5 are doped with donors by ion implantation (FIG. 6). The implanted donor is then subjected to a diffusion treatment.
上記処理によって半導体は第7図に示すような形態にな
る。最後に、ベース領域を形成するため拡散、エミッタ
領域を形成するための拡散処理を行ってトランジスタ素
子を形成する(第8図)。Through the above processing, the semiconductor becomes shaped as shown in FIG. Finally, a transistor element is formed by performing diffusion to form a base region and diffusion to form an emitter region (FIG. 8).
以上述べたような本発明によれば、高速性の要求される
トランジスタを、コレクタ電極接続用高濃度半導体領域
を形成するための拡散と同時に不純物の選択拡散がなさ
れた部分に形成するので、そのコレクタの不純物濃度を
同時に形成される他のトランジスタのコレクタの不純物
濃度より高くすることができる。したがって、高速性の
要求されろトランジスタについてはそのコレクタ直列抵
抗を低くすることができ、したがってその高速性を高め
ることができる。According to the present invention as described above, a transistor that requires high speed is formed in a portion where impurities are selectively diffused at the same time as the diffusion to form a high concentration semiconductor region for collector electrode connection. The impurity concentration of the collector can be made higher than the impurity concentration of the collectors of other transistors formed at the same time. Therefore, for transistors that require high speed performance, the collector series resistance can be lowered, and therefore the high speed performance can be increased.
一方、この方法によって、高耐圧の要求されるトランジ
スタの各領域はいかなる影響も受けず、耐圧を確保する
ことができる。さらに、不純物濃度を高めろだめの拡散
処理は、コレクタ電極接続用高濃度半導体領域を形成す
るための拡散と同時に行うので製造工程が増えることも
ない。On the other hand, with this method, each region of the transistor that requires a high breakdown voltage is not affected in any way, and the breakdown voltage can be ensured. Furthermore, since the diffusion process to increase the impurity concentration is performed at the same time as the diffusion process to form the high concentration semiconductor region for connecting the collector electrode, the number of manufacturing steps is not increased.
なお、高耐圧の要求されるトランジスタのコレクタ抵抗
を極めて小さくするために、コレクタ電極接続用高濃度
半導体領域の不純物濃度をより高くする必要がある場合
、工程こそますが、上記実施例の第6図に示すイオン打
込みインプランテーション工程の他にコレクタ電極接続
用高濃度半導体領域部に選択的に不純物を添加する工程
を加える。Note that if it is necessary to further increase the impurity concentration of the highly doped semiconductor region for connecting the collector electrode in order to extremely reduce the collector resistance of a transistor that requires a high breakdown voltage, the sixth embodiment of the above embodiment In addition to the ion implantation step shown in the figure, a step of selectively adding impurities to the highly doped semiconductor region for collector electrode connection is added.
本発明は、互いに特性の異なる二以上のトランジスタ素
子を有する半導体集積回路装置の製法に広く適用するこ
とができろ。The present invention can be widely applied to methods for manufacturing semiconductor integrated circuit devices having two or more transistor elements having mutually different characteristics.
図面(第1図〜第8図)は本発明の一実施例を工程順に
示すものである。
1・・・P型半導体基体、2・・・N型埋込層、3・・
・5in2膜、4・・・接合分離用P壁領域、5・・・
コレクタ電極接続用高濃度領域を形成するための拡散領
域、6・・・半導体層、7・・・コレクタ電極接続用高
濃度領域、8・・・ベース領域、9・・・エミッタ領域
、10・・・電極、A・・・高耐圧の要求されるトラン
ジスタ素子部、B・・・高速性の要求されるトランジス
タ素子部。
、・−゛、The drawings (FIGS. 1 to 8) show an embodiment of the present invention in the order of steps. 1... P-type semiconductor substrate, 2... N-type buried layer, 3...
・5in2 membrane, 4... P wall area for junction separation, 5...
Diffusion region for forming a high concentration region for collector electrode connection, 6... Semiconductor layer, 7... High concentration region for collector electrode connection, 8... Base region, 9... Emitter region, 10. ...Electrode, A...Transistor element section requiring high breakdown voltage, B...Transistor element section requiring high speed performance. ,・−゛、
Claims (1)
て第2導電型の第1及び第2の半導体領域を選択的に形
成する工程、上記第1及び第2の半導体領域上並びに第
1半導体層の一生面上に第2゜導電型の第2半導体層を
形成する工程、上記第2半導体領域と上記第2半導体層
の主表面との間に延在する第3半導体領域を形成する工
程、上記第1半導体領域上の第2半導体層中及び第3半
導体領域中にそれぞれ第1及び第2のトランジスタ素子
を形成する工程とからなることを特徴とする半導体集積
回路装置の製法。1. selectively forming first and second semiconductor regions of a second conductivity type separated from each other on one main surface of a first semiconductor layer of a first conductivity type; the first and second semiconductor regions; a third semiconductor layer extending between the second semiconductor region and the main surface of the second semiconductor layer; A semiconductor integrated circuit device comprising the steps of forming a region, and forming first and second transistor elements in a second semiconductor layer and a third semiconductor region on the first semiconductor region, respectively. manufacturing method.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58089101A JPS5916369A (en) | 1983-05-23 | 1983-05-23 | Manufacturing method for semiconductor integrated circuit devices |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58089101A JPS5916369A (en) | 1983-05-23 | 1983-05-23 | Manufacturing method for semiconductor integrated circuit devices |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP48078350A Division JPS5742977B2 (en) | 1973-07-13 | 1973-07-13 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS5916369A true JPS5916369A (en) | 1984-01-27 |
Family
ID=13961494
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP58089101A Pending JPS5916369A (en) | 1983-05-23 | 1983-05-23 | Manufacturing method for semiconductor integrated circuit devices |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5916369A (en) |
-
1983
- 1983-05-23 JP JP58089101A patent/JPS5916369A/en active Pending
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH01264253A (en) | Manufacture of semiconductor device | |
JPH04363046A (en) | Manufacturing method of semiconductor device | |
JPS6081864A (en) | Lateral type transistor | |
JPS5811743B2 (en) | Handout Taisouchino Seizouhouhou | |
JPS5916369A (en) | Manufacturing method for semiconductor integrated circuit devices | |
US5506156A (en) | Method of fabricating bipolar transistor having high speed and MOS transistor having small size | |
JP3326990B2 (en) | Bipolar transistor and method of manufacturing the same | |
JPS63175463A (en) | Bi-MOS integrated circuit manufacturing method | |
JPS6174361A (en) | Embedded resistor semiconductor device | |
JPS63202965A (en) | Semiconductor device | |
JPS6020555A (en) | semiconductor equipment | |
JPS60105265A (en) | Method for manufacturing complementary semiconductor device | |
JPH0513705A (en) | Semiconductor device | |
JPH06314771A (en) | Semiconductor device and manufacture thereof | |
JPH03116774A (en) | Manufacture of semiconductor device | |
JPS63164356A (en) | Manufacture of semiconductor integrated circuit | |
JPS63166257A (en) | semiconductor equipment | |
JPS59184523A (en) | Manufacture of semiconductor integrated circuit | |
JPH0346335A (en) | Bipolar-type semiconductor integrated circuit | |
JPS58210659A (en) | Semiconductor device and manufacture thereof | |
JPS60119774A (en) | Semiconductor device and manufacture thereof | |
JPS58212171A (en) | Semiconductor device | |
JPH0263156A (en) | Semiconductor integrated circuit device | |
JPH04159721A (en) | Semiconductor device | |
JPS6154666A (en) | semiconductor equipment |