[go: up one dir, main page]

JPS58143572A - Field-effect transistor - Google Patents

Field-effect transistor

Info

Publication number
JPS58143572A
JPS58143572A JP57025889A JP2588982A JPS58143572A JP S58143572 A JPS58143572 A JP S58143572A JP 57025889 A JP57025889 A JP 57025889A JP 2588982 A JP2588982 A JP 2588982A JP S58143572 A JPS58143572 A JP S58143572A
Authority
JP
Japan
Prior art keywords
layer
alas
xas
alxga1
doped
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP57025889A
Other languages
Japanese (ja)
Inventor
Naoki Kobayashi
直樹 小林
Yoshiharu Horikoshi
佳治 堀越
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nippon Telegraph and Telephone Corp
Original Assignee
Nippon Telegraph and Telephone Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Telegraph and Telephone Corp filed Critical Nippon Telegraph and Telephone Corp
Priority to JP57025889A priority Critical patent/JPS58143572A/en
Publication of JPS58143572A publication Critical patent/JPS58143572A/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/80FETs having rectifying junction gate electrodes

Landscapes

  • Junction Field-Effect Transistors (AREA)
  • Bipolar Transistors (AREA)

Abstract

PURPOSE:To give the titled transistor the characteristics thereof will be applicable to the manufacture of super high speed transistor and an extra high speed integrated circuit by a method wherein AlAs is used instead of AlxGa1-xAs in order to prevent the lowering of electronic mobility due to the clustering in AlxGa1-xAs. CONSTITUTION:The point which is different from the structure heretofore in use is that AlAs is used instead of AlxGa1-xAs. In the same manner as in the case of structure heretofore in use, a two-dimensional electron gas layer 8 is formed in the vicinity of the AlAs/GaAs hetero interface. Moreover, as the AlAs layer is a two-element III-V group compound semiconductor, it has no clustering generating from mixed crystal as in the case of AlxGa1-xAs. Accordingly, the scattering of electron on the hetero interface is reduced, and a high-speed electrostatic transistor, which is higher in speed than AlxGa1-xAs/GaAs HEMT, can be manufactured. The thickness of a non-doped high purity GaAs layer 2 is 0.5-1mum, a non-doped AlAs layer 3a is 50-100Angstrom , an Si doped N type AlAs is 1-0.5mum, and the carrier density is 0.5-2X10<18>cm<-3> or thereabout.

Description

【発明の詳細な説明】 本発明は、例えば超高速コンピュータ用の素子として用
いられる電界効果トランジスタに関するものである。
DETAILED DESCRIPTION OF THE INVENTION The present invention relates to a field effect transistor used as an element for, for example, an ultrahigh-speed computer.

従来、ヘテロ構造を用いた高電子移動度トランジスタと
しては、GaAs / AAGaAsのシングルへテロ
構造を用諭たHEMT (High F#ctron 
MobitityTransistor )がある。こ
れは、第1図に示すように、半絶縁性GaAs基板1に
MBE(Motecu/ar BeamEpitaxy
 )で成長させたノンドープ高純度GaAs I@ 2
(厚さ0.8μm)、ノンドープ7UxGa、−XA8
層3(厚さ60A)、Stドープし九n形凋−Ga、−
xAs l114 (x〜0.3、厚さ0.1pm)(
キャリア濃度は0.5〜2X10” cat−3)を備
え、さらに5,6.7はオーム性金属電極のソース、シ
ョットキ接合の金属ゲート及びオーム性金属電極のドレ
インである。
Conventionally, high electron mobility transistors using a heterostructure include HEMT (High F#ctron), which uses a GaAs/AAGaAs single heterostructure.
MobilityTransistor). As shown in FIG.
) Non-doped high purity GaAs I@2 grown with
(thickness 0.8μm), non-doped 7UxGa, -XA8
Layer 3 (thickness 60A), St-doped 9n type -Ga, -
xAs l114 (x~0.3, thickness 0.1pm) (
The carrier concentration is 0.5 to 2×10” cat-3), and 5 and 6.7 are the source of the ohmic metal electrode, the metal gate of the Schottky junction, and the drain of the ohmic metal electrode.

n−ALxGal−XAs層4から出た電子の一部が電
子親和力の大きいGaAs層2に移り、この電子移動に
より生じたヘテロ界面のGaAs層2側のエネルギーポ
テンシャル井戸にこの電子がたまり2次元電子ガス層(
2DEG)8を形成する。この領域には不純物が一部ド
ープされておらず、なおかつ高濃度の電子がたまってい
るため、イオン化した不純物による散乱が著しく減少し
、高移動度が実現された。
A part of the electrons emitted from the n-ALxGal-XAs layer 4 transfers to the GaAs layer 2, which has a large electron affinity, and these electrons accumulate in the energy potential well on the GaAs layer 2 side of the heterointerface generated by this electron transfer, forming two-dimensional electrons. gas layer (
2DEG) 8. This region is partially undoped with impurities and has a high concentration of electrons, so scattering due to ionized impurities is significantly reduced and high mobility is achieved.

しかし、AtxGal−XA3層には成長法によって程
度の差こそあれ、MとGaOクラスタリングが生じてい
る。すなわちとの混晶中では微視的にみて、第2図に示
すように、白丸印のGaAsクラスタとハンチノグを付
した円形のAAAsクラスタの単結晶領域がモザイク状
になっている。このクラスタリングは2DEG8の形成
に悪影響を及ぼすとともに、電子9がAAXGal−X
AaABO3aAsクラスタを通じA7XGal−xA
s層3にもしみ出し散乱因子となって電子移動度を低下
させる。
However, M and GaO clustering occurs in the AtxGal-XA three layer, although there are differences in degree depending on the growth method. In other words, microscopically, as shown in FIG. 2, in the mixed crystal with , single crystal regions of GaAs clusters marked with white circles and circular AAAs clusters marked with haunches form a mosaic shape. This clustering has a negative effect on the formation of 2DEG8 and electrons 9 are
A7XGal-xA through AaABO3aAs cluster
It also seeps into the s-layer 3 and becomes a scattering factor, reducing electron mobility.

本発明は、AtxGal、As中のクラスタリングによ
る電子移動度低下を解決するため、AZxGal 1A
sの代りにMA8を用いることにより、超高速トランジ
スタ、超高速集積回路の作製に適用し得る特性を有せし
めた電界効果トランジスタを提供するものである。
The present invention solves the problem of decreased electron mobility due to clustering in AtxGal and As.
By using MA8 in place of s, a field effect transistor having characteristics applicable to the production of ultrahigh-speed transistors and ultrahigh-speed integrated circuits is provided.

以下本発明の詳細な説明する。The present invention will be explained in detail below.

第3図は本発明の実施例であり、従来の構造と違う点は
〃1Ga1−XA8の代りに、IuAsを用いているこ
とである。この構造でも、従来の構造と同じように、M
ムa /Ga’Aaヘテロ界面近傍に2次元電子ガス1
#8が形成される。しかも、juAs層は、2元■−v
族化合物半導体であるため、第4図に示す如くMxGa
 1 xAsのような混晶で生じるクラスタリングがな
い。従って、ヘテロ界面での電子の散乱が減少し、A7
XGa、 、As/GaAa HEMTよ抄もさらに高
速電界トランジスタの作製が可能となる。
FIG. 3 shows an embodiment of the present invention, which differs from the conventional structure in that IuAs is used instead of 1Ga1-XA8. In this structure as well, M
Two-dimensional electron gas 1 near the Mua/Ga'Aa hetero interface
#8 is formed. Moreover, the juAs layer is binary ■−v
Since it is a group compound semiconductor, MxGa
There is no clustering that occurs in mixed crystals such as 1xAs. Therefore, the scattering of electrons at the hetero interface is reduced, and A7
XGa, , As/GaAa HEMT also makes it possible to fabricate even higher-speed field transistors.

ノンドープ高純度GaAs層2は0.5〜lpm厚、ノ
ンドープMムS層3aは50〜100A厚、Siドープ
n形AtAs層は0.1〜0.5μm厚でキャリア濃度
は05〜zXIO鳳−3−3の程度である。
The non-doped high purity GaAs layer 2 has a thickness of 0.5 to lpm, the non-doped MMS layer 3a has a thickness of 50 to 100 A, the Si-doped n-type AtAs layer has a thickness of 0.1 to 0.5 μm, and the carrier concentration is 05 to zXIO. It is about 3-3.

以上述べたように、本発明による電界効果トランジスタ
のAtAs / GaAs1へテロ界面においては、従
来のん−Ga、−xAs/GaAsで見られたような”
x”t−x人8層のクラスタリングに起因する2次元電
子の移動度低下がないために、さらに高移動度トランジ
スタを容易に実現することが可能となる。
As described above, at the AtAs/GaAs1 hetero interface of the field effect transistor according to the present invention, "
Since there is no reduction in the mobility of two-dimensional electrons due to the clustering of the x''t-x 8 layers, it becomes possible to easily realize a transistor with even higher mobility.

【図面の簡単な説明】[Brief explanation of drawings]

第1図は従来のへテロ構造を用いた高電子移動度トラン
ジスタの構造例を示す縦断面図、第2図は第1図の従来
例の動作特性を説明するだめの模式図、第3図は本発明
の実施例を示す縦断面図、第4図は第3図の実施例の動
作特性を説明するための模式図である。 l・・・半絶縁性Ga As基板、2・・・ノンドープ
GaAs層、3・・・ノンドープん〜Ga1−xAs層
、4・・・Stドーグn−凋1Ga1−XA8層、 5
・・・ソース、6・・・ゲート、7・・・ドレイン、8
・・・2次元電子ガス層(2DEG)、9・・・電子、
3a・・・ノンドープAtA s層、4a・・・n形A
tA3層。 特許出願人  日本電信電話公社 代 理  人   白  水  常  雄性1名 W 1 図 第 2 閃 第 3 図 η 4 閃 303−
Figure 1 is a vertical cross-sectional view showing an example of the structure of a high electron mobility transistor using a conventional heterostructure, Figure 2 is a schematic diagram illustrating the operating characteristics of the conventional example in Figure 1, and Figure 3. 4 is a longitudinal sectional view showing an embodiment of the present invention, and FIG. 4 is a schematic diagram for explaining the operating characteristics of the embodiment of FIG. 3. 1... Semi-insulating GaAs substrate, 2... Non-doped GaAs layer, 3... Non-doped Ga1-xAs layer, 4... Stdog n-1Ga1-XA8 layer, 5
...Source, 6...Gate, 7...Drain, 8
... Two-dimensional electron gas layer (2DEG), 9... Electron,
3a...Non-doped AtA s layer, 4a...n-type A
tA3 layer. Patent applicant: Nippon Telegraph and Telephone Public Corporation Agent: Tsune Hakumizu 1 male W 1 Figure 2 Flash 3 Figure η 4 Flash 303-

Claims (1)

【特許請求の範囲】[Claims] 半絶縁性GaAs基板上に、0.5〜1μm厚のノンド
ープの高純度GaAs層と、50〜100 A厚のノン
ドープAAAs層および0.1〜0.5 pm厚のSt
ドープn形A7As層(キャリア濃度0.5〜2 X 
10” on−3)の3層構造を有し、該3層構造の上
にショットキ接合の金属ゲートをはさんで配置されたソ
ース、ドレインのオーム性金属電極を備えた電界効果ト
ランジスタ。
A 0.5-1 μm thick undoped high-purity GaAs layer, a 50-100 A thick undoped AAAs layer, and a 0.1-0.5 pm thick St layer on a semi-insulating GaAs substrate.
Doped n-type A7As layer (carrier concentration 0.5-2
A field effect transistor having a three-layer structure of 10" on-3) and having ohmic metal electrodes for a source and a drain placed on the three-layer structure with a metal gate of a Schottky junction sandwiched therebetween.
JP57025889A 1982-02-22 1982-02-22 Field-effect transistor Pending JPS58143572A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP57025889A JPS58143572A (en) 1982-02-22 1982-02-22 Field-effect transistor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP57025889A JPS58143572A (en) 1982-02-22 1982-02-22 Field-effect transistor

Publications (1)

Publication Number Publication Date
JPS58143572A true JPS58143572A (en) 1983-08-26

Family

ID=12178350

Family Applications (1)

Application Number Title Priority Date Filing Date
JP57025889A Pending JPS58143572A (en) 1982-02-22 1982-02-22 Field-effect transistor

Country Status (1)

Country Link
JP (1) JPS58143572A (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60210879A (en) * 1984-04-03 1985-10-23 Nec Corp Field effect transistor
JPS6184869A (en) * 1984-10-03 1986-04-30 Hitachi Ltd Semiconductor device and its manufacturing method
US4652896A (en) * 1985-06-27 1987-03-24 The United States Of America As Represented By The Secretary Of The Air Force Modulation doped GaAs/AlGaAs field effect transistor
JPS62283674A (en) * 1986-06-02 1987-12-09 Nec Corp Field effect transistor and its manufacturing method
US4814851A (en) * 1985-06-21 1989-03-21 Honeywell Inc. High transconductance complementary (Al,Ga)As/gas heterostructure insulated gate field-effect transistor
US4903091A (en) * 1985-04-05 1990-02-20 Nec Corporation Heterojunction transistor having bipolar characteristics
US5254863A (en) * 1990-10-19 1993-10-19 U.S. Philips Corp. Semiconductor device such as a high electron mobility transistor

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60210879A (en) * 1984-04-03 1985-10-23 Nec Corp Field effect transistor
JPS6184869A (en) * 1984-10-03 1986-04-30 Hitachi Ltd Semiconductor device and its manufacturing method
US4903091A (en) * 1985-04-05 1990-02-20 Nec Corporation Heterojunction transistor having bipolar characteristics
US4814851A (en) * 1985-06-21 1989-03-21 Honeywell Inc. High transconductance complementary (Al,Ga)As/gas heterostructure insulated gate field-effect transistor
US4652896A (en) * 1985-06-27 1987-03-24 The United States Of America As Represented By The Secretary Of The Air Force Modulation doped GaAs/AlGaAs field effect transistor
JPS62283674A (en) * 1986-06-02 1987-12-09 Nec Corp Field effect transistor and its manufacturing method
US5254863A (en) * 1990-10-19 1993-10-19 U.S. Philips Corp. Semiconductor device such as a high electron mobility transistor

Similar Documents

Publication Publication Date Title
EP0144242A2 (en) Compound semiconductor integrated circuit device
JP2005129696A (en) Semiconductor device and manufacturing method thereof
JPS58143572A (en) Field-effect transistor
JPS5891682A (en) semiconductor equipment
JPH0697463A (en) Electrostatic induction type semiconductor device
JPH0810751B2 (en) Semiconductor device
JPS6356710B2 (en)
JPH0326535B2 (en)
JPH07288258A (en) Junction type FET
JPH07263664A (en) Semiconductor device and manufacturing method thereof
JPS61274369A (en) Field effect semiconductor device
JP6720775B2 (en) Compound semiconductor device and method of manufacturing compound semiconductor device
JPS63161677A (en) Field effect transistor
JP2008071945A (en) Compound semiconductor element and its manufacturing method
JP3304343B2 (en) Field effect transistor
JPS58143573A (en) field effect transistor
JP2655594B2 (en) Integrated semiconductor device
JPS6027172A (en) field effect transistor device
JP2819673B2 (en) Field effect transistor
JPH0797636B2 (en) Heterojunction field effect transistor
JPH02192737A (en) Field effect transistor
JPH06163600A (en) Field-effect transistor
JPH03250739A (en) Semiconductor device and its manufacture
JPS62136080A (en) Complementary high speed semiconductor device
JPH04142750A (en) high electron mobility transistor