[go: up one dir, main page]

JP5501262B2 - Solid-state imaging device manufacturing method, solid-state imaging device, and imaging apparatus - Google Patents

Solid-state imaging device manufacturing method, solid-state imaging device, and imaging apparatus Download PDF

Info

Publication number
JP5501262B2
JP5501262B2 JP2011023411A JP2011023411A JP5501262B2 JP 5501262 B2 JP5501262 B2 JP 5501262B2 JP 2011023411 A JP2011023411 A JP 2011023411A JP 2011023411 A JP2011023411 A JP 2011023411A JP 5501262 B2 JP5501262 B2 JP 5501262B2
Authority
JP
Japan
Prior art keywords
solid
semiconductor substrate
conductive plug
state imaging
connection portion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
JP2011023411A
Other languages
Japanese (ja)
Other versions
JP2012164780A (en
Inventor
崇 後藤
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujifilm Corp
Original Assignee
Fujifilm Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujifilm Corp filed Critical Fujifilm Corp
Priority to JP2011023411A priority Critical patent/JP5501262B2/en
Priority to KR1020137019627A priority patent/KR101590687B1/en
Priority to PCT/JP2011/076325 priority patent/WO2012105106A1/en
Publication of JP2012164780A publication Critical patent/JP2012164780A/en
Application granted granted Critical
Publication of JP5501262B2 publication Critical patent/JP5501262B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F39/00Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
    • H10F39/10Integrated devices
    • H10F39/12Image sensors
    • H10F39/191Photoconductor image sensors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F39/00Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
    • H10F39/10Integrated devices
    • H10F39/12Image sensors

Landscapes

  • Solid State Image Pick-Up Elements (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)
  • Light Receiving Elements (AREA)

Description

本発明は、画素電極と、前記画素電極に対向する対向電極と、前記画素電極と前記対向電極との間に設けられる光電変換層を含む受光層とを有する受光部が半導体基板上方に複数配列された固体撮像素子、その固体撮像素子の製造方法、及びその固体撮像素子を備える撮像装置に関する。   According to the present invention, a plurality of light receiving portions having a pixel electrode, a counter electrode facing the pixel electrode, and a light receiving layer including a photoelectric conversion layer provided between the pixel electrode and the counter electrode are arranged above the semiconductor substrate. The present invention relates to a solid-state imaging device, a method for manufacturing the solid-state imaging device, and an imaging device including the solid-state imaging device.

近年、固体撮像素子の微細化が進んでおり、解像度や感度の限界が近づいてきている。そこで、高感度化や高解像度化を更に図ることが可能な積層型の固体撮像素子が注目されている。   In recent years, miniaturization of solid-state imaging devices has progressed, and the limits of resolution and sensitivity are approaching. Accordingly, attention is paid to a stacked solid-state imaging device that can further increase sensitivity and resolution.

この積層型の固体撮像素子は、一般的に、一対の電極とこれらに挟まれる光電変換層とを含む受光部が半導体基板上方に積層され、当該半導体基板には、受光部の光電変換層で発生した電荷を蓄積する電荷蓄積部と、この電荷蓄積部に蓄積された電荷を信号に変換して外部に読みだすための信号読出し回路とが設けられる。受光層を構成する一対の電極の一方と電荷蓄積部とは、半導体基板上方に形成された導電性プラグによって電気的に接続され、光電変換層で発生した電荷がこの導電性プラグを通って電荷蓄積部に蓄積される。   In this stacked solid-state imaging device, generally, a light receiving unit including a pair of electrodes and a photoelectric conversion layer sandwiched between them is stacked above a semiconductor substrate, and the photoelectric conversion layer of the light receiving unit is formed on the semiconductor substrate. A charge storage unit for storing the generated charge and a signal readout circuit for converting the charge stored in the charge storage unit into a signal and reading the signal to the outside are provided. One of the pair of electrodes constituting the light receiving layer and the charge storage portion are electrically connected by a conductive plug formed above the semiconductor substrate, and the charge generated in the photoelectric conversion layer passes through the conductive plug and is charged. Accumulated in the accumulator.

特許文献1、2では、半導体基板内の電荷蓄積部と導電性プラグとを接続するための電気接合領域の構造としてpnp構造を開示している。このpnp構造は、電荷蓄積部を構成する低濃度のn型不純物層と、この低濃度のn型不純物層の表面に形成されたp型不純物層と、このp型不純物層を貫通して低濃度のn型不純物層まで達する高濃度のn型不純物層とにより構成され、この高濃度のn型不純物層に導電性プラグが接続されるものである。   In Patent Documents 1 and 2, a pnp structure is disclosed as a structure of an electric junction region for connecting a charge storage portion in a semiconductor substrate and a conductive plug. The pnp structure has a low-concentration n-type impurity layer constituting a charge storage portion, a p-type impurity layer formed on the surface of the low-concentration n-type impurity layer, and a low penetration through the p-type impurity layer. A high-concentration n-type impurity layer reaching the high-concentration n-type impurity layer is formed, and a conductive plug is connected to the high-concentration n-type impurity layer.

このようなpnp構造によれば、低濃度のn型不純物層の表面に設けたp型不純物層によって低濃度のn型不純物層がピニングされるため、低濃度のn型不純物層に起因する暗電流を低減することができる。また、高濃度のn型不純物層に導電性プラグが接続されることでオーミックコンタクトが取れるため、光電変換層から電荷蓄積部に信号電荷を円滑に輸送することができる。   According to such a pnp structure, since the low-concentration n-type impurity layer is pinned by the p-type impurity layer provided on the surface of the low-concentration n-type impurity layer, darkness caused by the low-concentration n-type impurity layer is caused. The current can be reduced. In addition, since an ohmic contact can be obtained by connecting a conductive plug to the high-concentration n-type impurity layer, signal charges can be smoothly transported from the photoelectric conversion layer to the charge storage portion.

特開2009−164604号公報JP 2009-164604 A 特開2009−117802号公報JP 2009-117802 A

しかしながら、上述したpnp構造では、導電性プラグと接続される高濃度のn型不純物層の表面欠陥に起因して暗電流が発生しがちである。この暗電流を低減するには、高濃度のn型不純物層の面積を小さくすることが有効と考えられる。   However, in the pnp structure described above, dark current tends to be generated due to surface defects in the high-concentration n-type impurity layer connected to the conductive plug. In order to reduce this dark current, it is considered effective to reduce the area of the high-concentration n-type impurity layer.

高濃度のn型不純物層の面積を最小化するために、特許文献1、2では、半導体基板上に層間絶縁膜を形成後、この層間絶縁膜に導電性プラグを埋め込むための開口を形成し、この開口を介して半導体基板にイオン注入を行って高濃度のn型不純物層を形成し、その後、この開口内に導電性材料を埋めて導電性プラグを形成する方法を開示している。   In order to minimize the area of the high-concentration n-type impurity layer, in Patent Documents 1 and 2, after forming an interlayer insulating film on the semiconductor substrate, an opening for embedding a conductive plug is formed in the interlayer insulating film. Discloses a method of forming a high-concentration n-type impurity layer by implanting ions into a semiconductor substrate through the opening, and then filling a conductive material in the opening to form a conductive plug.

この方法によれば、高濃度のn型不純物層と導電性プラグの面積をほぼ同じにすることができ、高濃度のn型不純物層の面積を小さくすることができる。しかし、この方法では、層間絶縁膜形成後に高濃度のn型不純物層のイオン注入を行うため、高濃度のn型不純物層が半導体基板の深くまで十分に形成されない等の製造工程に起因する特性のバラツキが大きくなり、歩留まりが低下する。   According to this method, the areas of the high-concentration n-type impurity layer and the conductive plug can be made substantially the same, and the area of the high-concentration n-type impurity layer can be reduced. However, in this method, since the high-concentration n-type impurity layer is ion-implanted after the formation of the interlayer insulating film, the high-concentration n-type impurity layer is not sufficiently formed deep in the semiconductor substrate. The variation in the size increases and the yield decreases.

このような歩留まりの低下を防止するためには、層間絶縁膜形成前に、イオン注入により高濃度のn型不純物層を形成し、その後、高濃度のn型不純物層の上に層間絶縁膜を形成し、この層間絶縁膜の高濃度のn型不純物層上方に開口を形成し、この開口に導電性材料を埋め込んで導電性プラグを形成するといった方法を採用するのがよいと考えられる。   In order to prevent such a decrease in yield, a high concentration n-type impurity layer is formed by ion implantation before forming the interlayer insulating film, and then an interlayer insulating film is formed on the high concentration n-type impurity layer. It is considered that a method of forming an opening above the high-concentration n-type impurity layer of the interlayer insulating film and embedding a conductive material in the opening to form a conductive plug is considered to be adopted.

しかし、この方法では、高濃度のn型不純物層と導電性プラグとの位置あわせずれを考慮して、高濃度のn型不純物層の面積を導電性プラグよりも大きくする必要があり、暗電流をいかに低減させるかが課題になる。   However, in this method, it is necessary to make the area of the high-concentration n-type impurity layer larger than that of the conductive plug in consideration of misalignment between the high-concentration n-type impurity layer and the conductive plug. The problem is how to reduce this.

なお、このような課題は、pnp構造に限らず、半導体基板内に、導電性プラグと半導体基板とのオーミックコンタクトを形成するための接続部(接続部自体に電荷を蓄積する場合も含む)を設ける場合に発生するものであり、このような導電性プラグとオーミックコンタクトを形成する接続部を有する固体撮像素子において、接続部付近で発生する暗電流をいかに低減させるかが、高感度及び高解像度の積層型の固体撮像素子を実用化する上で重要になる。   Such a problem is not limited to the pnp structure, but includes a connection portion (including a case where charge is accumulated in the connection portion itself) for forming an ohmic contact between the conductive plug and the semiconductor substrate in the semiconductor substrate. In a solid-state imaging device having a connection part that forms an ohmic contact with such a conductive plug, how to reduce the dark current generated near the connection part is high sensitivity and high resolution. This is important for practical use of the stacked solid-state imaging device.

本発明は、上記事情に鑑みてなされたものであり、高い歩留まりと暗電流の低減が可能な積層型の固体撮像素子の製造方法、固体撮像素子、及びこれを備える撮像装置を提供することを目的とする。   The present invention has been made in view of the above circumstances, and provides a manufacturing method of a stacked solid-state imaging device capable of high yield and reduction of dark current, a solid-state imaging device, and an imaging apparatus including the same. Objective.

本発明の固体撮像素子の製造方法は、画素電極と、前記画素電極に対向する対向電極と、前記画素電極と前記対向電極との間に設けられる光電変換層を含む受光層とを有する受光部が半導体基板上方に複数配列された固体撮像素子の製造方法であって、前記固体撮像素子は、前記半導体基板上方に形成され、前記画素電極と電気的に接続される導電性プラグと、前記半導体基板表面に形成され、前記導電性プラグとオーミックコンタクトを形成する不純物層からなる接続部と、前記受光層で発生して前記画素電極及び前記導電性プラグを介して前記接続部に移動した電荷に応じた信号を読みだす前記半導体基板に形成された信号読み出し部とを備えるものであり、マスクを用いた不純物注入により、前記半導体基板表面に前記接続部を形成する工程と、前記信号読み出し部及び前記接続部を形成した前記半導体基板上方に絶縁層を形成し、前記絶縁層に前記接続部の面積よりも小さくかつ前記接続部まで達する開口を形成する工程と、前記開口に導電性材料を埋め込んで前記導電性プラグを形成する工程と、前記導電性プラグ上に前記画素電極を形成する工程とを含み、設計上は、前記開口の中心が前記接続部の中心と一致し、かつ、前記半導体基板表面に平行な方向であって前記接続部の中心を通る全ての方向における前記開口の端部から前記接続部の端部までの距離が当該方向における前記開口の幅の20%以上50%以下になるように、前記開口及び前記接続部を形成し、前記固体撮像素子は、前記半導体基板内において前記接続部に接して形成される前記接続部と同じ導電型でかつ前記接続部よりも低濃度の不純物層からなる、前記接続部に移動した電荷を蓄積する電荷蓄積部と、前記電荷蓄積部と前記半導体基板表面との間に形成された前記電荷蓄積部とは反対導電型の不純物層とを備え、前記接続部を形成する工程では、前記電荷蓄積部と前記反対導電型の不純物層が形成された前記半導体基板に不純物注入を行って前記接続部を形成し、前記接続部を形成する工程では、前記接続部を、平面視において前記電荷蓄積部の内側に形成し、かつ、前記電荷蓄積部と前記半導体基板表面との間に形成された前記反対導電型の前記不純物層を貫通して前記電荷蓄積部に接触するように形成するものである。 The solid-state imaging device manufacturing method of the present invention includes a pixel electrode, a counter electrode facing the pixel electrode, and a light receiving layer including a photoelectric conversion layer provided between the pixel electrode and the counter electrode. Is a method of manufacturing a plurality of solid-state imaging devices arranged above a semiconductor substrate, wherein the solid-state imaging device is formed above the semiconductor substrate and electrically connected to the pixel electrode, and the semiconductor A connection portion formed on the surface of the substrate and formed of an impurity layer that forms an ohmic contact with the conductive plug; and a charge generated in the light receiving layer and transferred to the connection portion through the pixel electrode and the conductive plug. And a signal readout portion formed on the semiconductor substrate for reading out a corresponding signal, and the connection portion is formed on the surface of the semiconductor substrate by impurity implantation using a mask. Forming an insulating layer above the semiconductor substrate on which the signal readout unit and the connection unit are formed, and forming an opening in the insulating layer that is smaller than the area of the connection unit and reaches the connection unit; A step of embedding a conductive material in the opening to form the conductive plug; and a step of forming the pixel electrode on the conductive plug, and the center of the opening is the center of the connection portion in design. And the distance from the end of the opening to the end of the connection in all the directions parallel to the surface of the semiconductor substrate and passing through the center of the connection is so that 20% to 50% of the width, forming the opening and the connecting portion, the solid-state imaging device, the same conductivity as the connecting portion is formed in contact with the connecting portion in said semiconductor substrate And a charge accumulating portion for accumulating charges transferred to the connecting portion, the charge accumulating portion formed between the charge accumulating portion and the surface of the semiconductor substrate. In the step of forming the connection portion, an impurity implantation is performed on the semiconductor substrate on which the charge storage portion and the impurity layer of the opposite conductivity type are formed to form the connection portion. Forming and forming the connection portion, wherein the connection portion is formed inside the charge storage portion in plan view, and the opposite is formed between the charge storage portion and the surface of the semiconductor substrate. The conductive layer is formed so as to penetrate the impurity layer of the conductive type and to contact the charge storage portion.

この方法により、歩留まりの向上と暗電流の低減を両立させることができる。   This method makes it possible to achieve both improvement in yield and reduction in dark current.

本発明の固体撮像素子は、画素電極と、前記画素電極に対向する対向電極と、前記画素電極と前記対向電極との間に設けられる光電変換層を含む受光層とを有する受光部が半導体基板上方に複数配列された固体撮像素子であって、前記半導体基板上方に形成され、前記画素電極と電気的に接続される導電性プラグと、前記半導体基板表面に形成され、前記導電性プラグとオーミックコンタクトを形成する不純物層からなる接続部と、前記受光層で発生して前記画素電極及び前記導電性プラグを介して前記接続部に移動した電荷に応じた信号を読みだす前記半導体基板に形成された信号読み出し部とを備え、平面視において、前記導電性プラグの面積は前記接続部の面積よりも小さく、かつ、前記導電性プラグは前記接続部よりも内側に配置されており、前記半導体基板表面に平行な方向であって前記導電性プラグの中心を通る全ての方向における前記接続部の一方の端部から前記導電性プラグの一方の端部までの距離と、当該方向における前記接続部の他方の端部から前記導電性プラグの他方の端部までの距離との平均値が、当該方向における前記導電性プラグの幅の20%以上50%以下になっており、前記半導体基板内に前記接続部に接して形成された前記接続部と同じ導電型でかつ前記接続部よりも低濃度の不純物層であって前記接続部に移動した電荷を蓄積する電荷蓄積部と、前記電荷蓄積部と前記半導体基板表面との間に形成された前記電荷蓄積部とは反対導電型の不純物層とを更に備え、前記接続部は、平面視において前記電荷蓄積部の内側に形成され、前記電荷蓄積部と前記半導体基板表面との間に形成された前記反対導電型の不純物層を貫通して、前記電荷蓄積部に接触するように形成されているものである。 In the solid-state imaging device according to the present invention, a light receiving unit including a pixel electrode, a counter electrode facing the pixel electrode, and a light receiving layer including a photoelectric conversion layer provided between the pixel electrode and the counter electrode is a semiconductor substrate. A plurality of solid-state imaging devices arranged above, a conductive plug formed above the semiconductor substrate and electrically connected to the pixel electrode, and formed on the surface of the semiconductor substrate, the ohmic contact with the conductive plug Formed on the semiconductor substrate for reading out a signal corresponding to the electric charge generated in the light receiving layer and transferred to the connection through the pixel electrode and the conductive plug. And in the plan view, the area of the conductive plug is smaller than the area of the connection part, and the conductive plug is disposed inside the connection part. A distance from one end of the connection portion to one end of the conductive plug in all directions parallel to the surface of the semiconductor substrate and passing through the center of the conductive plug; The average value of the distance from the other end of the connecting portion in the direction to the other end of the conductive plug is 20% or more and 50% or less of the width of the conductive plug in the direction , A charge storage portion that is an impurity layer of the same conductivity type as the connection portion formed in contact with the connection portion in the semiconductor substrate and has a lower concentration than the connection portion, and stores the charge that has moved to the connection portion; And an impurity layer having a conductivity type opposite to that of the charge storage portion formed between the charge storage portion and the surface of the semiconductor substrate, wherein the connection portion is formed inside the charge storage portion in plan view. The charge accumulation Wherein through said opposite conductivity type impurity layer formed between the semiconductor substrate surface and, in which are formed to be in contact with the charge storage part.

この構成により、歩留まりの向上と暗電流の低減を両立させることができる。   With this configuration, both improvement in yield and reduction in dark current can be achieved.

本発明の撮像装置は、前記固体撮像素子を備えるものである。   The imaging device of the present invention includes the solid-state imaging device.

本発明によれば、高い歩留まりと暗電流の低減が可能な積層型の固体撮像素子の製造方法、固体撮像素子、及びこれを備える撮像装置を提供することができる。   According to the present invention, it is possible to provide a method for manufacturing a stacked solid-state imaging device capable of high yield and reduction of dark current, a solid-state imaging device, and an imaging apparatus including the same.

本発明の一実施形態を説明するための積層型の固体撮像素子の1つの画素100の概略構成を示す断面模式図1 is a schematic cross-sectional view illustrating a schematic configuration of one pixel 100 of a stacked solid-state imaging device for explaining an embodiment of the present invention. 図1に示す固体撮像素子の設計上での画素100の接続部11と導電性プラグ20の平面視における形状及び位置関係を示す図The figure which shows the shape and positional relationship in the planar view of the connection part 11 of the pixel 100 in the design of the solid-state image sensor shown in FIG. 図1に示した固体撮像素子の製造工程を説明する図The figure explaining the manufacturing process of the solid-state image sensor shown in FIG. 図1に示した固体撮像素子における接続部11の広がりdと固体撮像素子の暗電流との関係を示す図The figure which shows the relationship between the breadth d of the connection part 11 in the solid-state image sensor shown in FIG. 1, and the dark current of a solid-state image sensor. 図1に示した固体撮像素子における導電性プラグ20の幅hに対する広がりdの比と固体撮像素子の暗電流との関係を示す図The figure which shows the relationship between the ratio of the breadth d with respect to the width h of the conductive plug 20 in the solid-state image sensor shown in FIG. 1, and the dark current of a solid-state image sensor. 図1に示した固体撮像素子において、接続部11をサリサイド化した場合としない場合とにおける、導電性プラグ20の幅hに対する広がりdの比と暗電流との関係を示す図1 is a diagram showing the relationship between the ratio of the spread d to the width h of the conductive plug 20 and the dark current in the solid-state imaging device shown in FIG. 図1に示した固体撮像素子における、上記広がり比と製造歩留まりとの関係を示す図The figure which shows the relationship between the said breadth ratio and manufacturing yield in the solid-state image sensor shown in FIG. 図1に示す画素の変形例を示す図The figure which shows the modification of the pixel shown in FIG.

以下、本発明の実施形態について図面を参照して説明する。   Embodiments of the present invention will be described below with reference to the drawings.

図1は、本発明の一実施形態を説明するための積層型の固体撮像素子の1つの画素100の概略構成を示す断面模式図である。この積層型の固体撮像素子は、デジタルカメラ及びデジタルビデオカメラ等の撮像装置、電子内視鏡及びカメラ付携帯電話機等に搭載される撮像モジュール、等に搭載して用いられる。また、この積層型の固体撮像素子は、図1に示す画素100を、一次元状又は二次元状に複数個配列した構成となっている。   FIG. 1 is a schematic cross-sectional view showing a schematic configuration of one pixel 100 of a stacked solid-state imaging device for explaining an embodiment of the present invention. The stacked solid-state imaging device is used by being mounted on an imaging device such as a digital camera or a digital video camera, an imaging module mounted on an electronic endoscope, a camera-equipped mobile phone, or the like. Further, this stacked solid-state imaging device has a configuration in which a plurality of pixels 100 shown in FIG. 1 are arranged in a one-dimensional or two-dimensional manner.

図1に示すように、全ての画素100で共通のp型シリコン基板1上には、絶縁層2を介して受光部Pが形成されている。   As shown in FIG. 1, a light receiving portion P is formed on a p-type silicon substrate 1 common to all the pixels 100 via an insulating layer 2.

受光部Pは、p型シリコン基板1上方に形成された画素電極3と、画素電極3上方に形成された対向電極5と、画素電極3と対向電極5の間に設けられた受光層4とを含む。   The light receiving portion P includes a pixel electrode 3 formed above the p-type silicon substrate 1, a counter electrode 5 formed above the pixel electrode 3, and a light receiving layer 4 provided between the pixel electrode 3 and the counter electrode 5. including.

対向電極5には、その上方から光が入射される。対向電極5は、受光層4に光を入射させる必要があるため、入射光に対して透明なITO等の導電性材料で構成される。対向電極5は、固体撮像素子の全ての画素100で共通の一枚構成であるが、画素100毎に分割して設けられていても良い。   Light enters the counter electrode 5 from above. Since the counter electrode 5 needs to make light incident on the light receiving layer 4, the counter electrode 5 is made of a conductive material such as ITO that is transparent to the incident light. The counter electrode 5 has a single configuration common to all the pixels 100 of the solid-state imaging device, but may be provided separately for each pixel 100.

画素電極3は、画素100毎に分割された薄膜電極であり、透明又は不透明の導電性材料(ITOやアルミニウムや窒化チタン等)で構成される。   The pixel electrode 3 is a thin film electrode divided for each pixel 100 and is made of a transparent or opaque conductive material (ITO, aluminum, titanium nitride, or the like).

受光層4は、入射光のうちの特定の波長域を吸収し、当該吸収した光量に応じた電荷を発生する有機又は無機の光電変換材料を含んで構成された光電変換層を少なくとも含む層である。受光層4には、そこに含まれる光電変換層と対向電極5の間、又は、当該光電変換層と画素電極3の間に、それら電極から当該光電変換層に電荷が注入されるのを抑制する電荷ブロッキング層が設けられていてもよい。また、受光層4には、その他の機能性層を設けてもよい。受光層4は、固体撮像素子の全ての画素100で共通の一枚構成である。   The light receiving layer 4 is a layer including at least a photoelectric conversion layer configured to include an organic or inorganic photoelectric conversion material that absorbs a specific wavelength region of incident light and generates a charge corresponding to the absorbed light amount. is there. The light receiving layer 4 is suppressed from injecting electric charges from the electrodes into the photoelectric conversion layer between the photoelectric conversion layer and the counter electrode 5 included therein or between the photoelectric conversion layer and the pixel electrode 3. A charge blocking layer may be provided. Further, the light receiving layer 4 may be provided with other functional layers. The light receiving layer 4 has a single configuration common to all the pixels 100 of the solid-state imaging device.

本実施形態では、受光層4で発生した電荷のうちの電子が画素電極3に移動し、正孔が対向電極5に移動するように、対向電極5にはバイアス電圧が印加される。画素電極3に正孔が移動し、対向電極5に電子が移動するように、受光層4の構成及び印加するバイアス電圧を設定してもよい。   In the present embodiment, a bias voltage is applied to the counter electrode 5 so that electrons out of the charges generated in the light receiving layer 4 move to the pixel electrode 3 and holes move to the counter electrode 5. The configuration of the light receiving layer 4 and the bias voltage to be applied may be set so that holes move to the pixel electrode 3 and electrons move to the counter electrode 5.

p型シリコン基板1表面には、上記受光部Pの画素電極3と電気的に接続される高濃度のn型不純物層からなる接続部11が形成されている。接続部11上には、絶縁層2を貫通する導電性材料からなる導電性プラグ20が形成されている。接続部11は、導電性プラグ20とオーミックコンタクトを形成するように、その濃度が調整されている。導電性プラグ20上には、画素電極3が形成されて導電性プラグ20と画素電極3との電気的接続がなされている。   On the surface of the p-type silicon substrate 1, a connection portion 11 made of a high-concentration n-type impurity layer that is electrically connected to the pixel electrode 3 of the light-receiving portion P is formed. A conductive plug 20 made of a conductive material that penetrates the insulating layer 2 is formed on the connection portion 11. The concentration of the connection portion 11 is adjusted so as to form an ohmic contact with the conductive plug 20. On the conductive plug 20, the pixel electrode 3 is formed, and the conductive plug 20 and the pixel electrode 3 are electrically connected.

p型シリコン基板1内においてp型シリコン基板1の表面から少し離間した位置には、受光層4で発生して画素電極3及び導電性プラグ20を介して接続部11に移動した電荷を蓄積するための、接続部11よりも低濃度のn型不純物層からなる電荷蓄積部13が形成されている。電荷蓄積部13は接続部11と接触しており、接続部11に移動した電荷が電荷蓄積部13に蓄積されるようになっている。平面視において、接続部11は電荷蓄積部13の内側に形成されている。   In the p-type silicon substrate 1, the charge generated in the light receiving layer 4 and moved to the connection portion 11 via the pixel electrode 3 and the conductive plug 20 is accumulated at a position slightly separated from the surface of the p-type silicon substrate 1. Therefore, a charge storage portion 13 made of an n-type impurity layer having a lower concentration than the connection portion 11 is formed. The charge storage unit 13 is in contact with the connection unit 11, and the charge that has moved to the connection unit 11 is stored in the charge storage unit 13. In plan view, the connection portion 11 is formed inside the charge storage portion 13.

電荷蓄積部13の接続部11と接している領域以外の領域とp型シリコン基板1表面との間には、電荷蓄積部13表面で発生する暗電流を防止するために、p型不純物層からなる暗電流低減層12が設けられている。接続部11は、この暗電流低減層12を貫通して電荷蓄積部13に接するように形成されている。   In order to prevent dark current generated on the surface of the charge storage unit 13 between the region other than the region in contact with the connection unit 11 of the charge storage unit 13 and the surface of the p-type silicon substrate 1, a p-type impurity layer is used. A dark current reducing layer 12 is provided. The connection part 11 is formed so as to penetrate the dark current reduction layer 12 and to contact the charge storage part 13.

暗電流低減層12の右隣には、電荷蓄積部13の蓄積電荷が転送されるn型不純物からなるフローティングディフュージョン(FD)16が形成されている。暗電流低減層12とFD16との間のp型シリコン基板1上には、図示しないゲート絶縁膜を介してゲート電極15が形成されている。このゲート電極15は、電荷蓄積部13の蓄積電荷をFD16に転送する電荷転送部として機能する。   A floating diffusion (FD) 16 made of an n-type impurity to which the stored charge of the charge storage unit 13 is transferred is formed on the right side of the dark current reducing layer 12. A gate electrode 15 is formed on the p-type silicon substrate 1 between the dark current reducing layer 12 and the FD 16 via a gate insulating film (not shown). The gate electrode 15 functions as a charge transfer unit that transfers the accumulated charge of the charge accumulation unit 13 to the FD 16.

p型シリコン基板1には、FD16に転送された電荷量に応じた信号を外部に出力するための信号読出し部としてMOS回路17が形成されている。MOS回路17は、FD16をリセットするリセットトランジスタ、FD16の電位に応じた信号を出力する出力トランジスタ、出力トランジスタの出力信号を選択的に出力信号線に出力する選択トランジスタによって構成される。   On the p-type silicon substrate 1, a MOS circuit 17 is formed as a signal reading unit for outputting a signal corresponding to the amount of charge transferred to the FD 16 to the outside. The MOS circuit 17 includes a reset transistor that resets the FD 16, an output transistor that outputs a signal corresponding to the potential of the FD 16, and a selection transistor that selectively outputs an output signal of the output transistor to an output signal line.

図2は、図1に示す画素100の接続部11と導電性プラグ20を設計した通りに、ずれなく形成したときの平面視における形状及び位置関係を示す図である。接続部11と導電性プラグ20の平面視形状は矩形(図2の例では正方形)であり、導電性プラグ20は、接続部11よりもその面積が小さく、かつ、その中心が接続部11の中心と一致するように配置されている。   FIG. 2 is a diagram showing the shape and positional relationship in plan view when the connection portion 11 and the conductive plug 20 of the pixel 100 shown in FIG. The connecting portion 11 and the conductive plug 20 have a rectangular shape (in the example of FIG. 2, a square shape) in plan view, and the conductive plug 20 has a smaller area than the connecting portion 11 and the center of the connecting portion 11. Arranged to coincide with the center.

図2において、接続部11の中心を通る全ての方向における接続部11の一方の端部から導電性プラグ20の一方の端部までの距離と、当該全ての方向における接続部11の他方の端部から導電性プラグ20の他方の端部までの距離は同じになっている。   In FIG. 2, the distance from one end of the connecting portion 11 to one end of the conductive plug 20 in all directions passing through the center of the connecting portion 11, and the other end of the connecting portion 11 in all directions. The distance from this part to the other end of the conductive plug 20 is the same.

例えば、接続部11の中心を通る左右方向又は上下方向における接続部11の一方の端部(左端部又は上端部)から導電性プラグ20の一方の端部(左端部又は上端部)までの距離と、当該方向における接続部11の他方の端部(右端部又は下端部)から導電性プラグ20の他方の端部(右端部又は下端部)までの距離はそれぞれdとなっている。また、図2の左右方向又は上下方向における導電性プラグ20の幅はhとなっている。以下では、上記距離dを、導電性プラグ20からの接続部11の広がりdという。   For example, the distance from one end portion (left end portion or upper end portion) of the connection portion 11 to the one end portion (left end portion or upper end portion) of the conductive plug 20 in the left-right direction or the vertical direction passing through the center of the connection portion 11 The distance from the other end (right end or lower end) of the connecting portion 11 in the direction to the other end (right end or lower end) of the conductive plug 20 is d. Further, the width of the conductive plug 20 in the horizontal direction or the vertical direction in FIG. 2 is h. Hereinafter, the distance d is referred to as a spread d of the connecting portion 11 from the conductive plug 20.

図3は、図1に示した固体撮像素子の製造工程を説明する図である。   FIG. 3 is a diagram illustrating a manufacturing process of the solid-state imaging device shown in FIG.

まず、酸化シリコン膜等のゲート絶縁膜が表面に形成されたp型シリコン基板1に、暗電流低減層12、電荷蓄積部13、ゲート電極15、FD16、MOS回路17、及び素子分離層を通常のCMOSプロセスによって形成する。   First, a dark current reduction layer 12, a charge storage unit 13, a gate electrode 15, an FD 16, a MOS circuit 17, and an element isolation layer are usually provided on a p-type silicon substrate 1 on which a gate insulating film such as a silicon oxide film is formed. The CMOS process is used.

例えば、暗電流低減層12及び電荷蓄積部13は、p型シリコン基板1上方に、暗電流低減層12及び電荷蓄積部13を形成すべき位置に開口を有するフォトマスクを用いて、選択的にイオン注入を行うことにより形成される(FIG3A)。   For example, the dark current reduction layer 12 and the charge storage unit 13 are selectively formed using a photomask having openings at positions where the dark current reduction layer 12 and the charge storage unit 13 are to be formed above the p-type silicon substrate 1. It is formed by performing ion implantation (FIG. 3A).

次に、p型シリコン基板1上方に、電荷蓄積部13上の接続部11を形成すべき位置(平面視において電荷蓄積部13の内側の位置)に開口を有するフォトマスクを用いて、選択的にイオン注入を行って接続部11を形成する(FIG3B)。他の高濃度不純物領域同様に接続部11を形成した後、接続部11をサリサイド化する。   Next, selectively using a photomask having an opening at a position where the connection portion 11 on the charge storage portion 13 is to be formed (a position inside the charge storage portion 13 in plan view) above the p-type silicon substrate 1. Are ion-implanted to form the connecting portion 11 (FIG. 3B). After the connection portion 11 is formed in the same manner as other high-concentration impurity regions, the connection portion 11 is salicided.

なお、上記説明では、便宜上、ゲート電極15、FD16、MOS回路17、及び素子分離層を先に形成し、最後に接続部11を形成するものとしたが、この順番には限定されない。CMOSプロセスに則って、適切な手順でこれらの回路を形成することが望ましい。   In the above description, for convenience, the gate electrode 15, the FD 16, the MOS circuit 17, and the element isolation layer are formed first, and finally the connection portion 11 is formed. However, the order is not limited. It is desirable to form these circuits by an appropriate procedure according to the CMOS process.

次に、p型シリコン基板1上方に、絶縁層2を形成し、この絶縁層2の接続部11上にエッチングによって開口kを形成する(FIG3C)。この開口kは、接続部11との位置あわせずれを考慮し、接続部11との関係が、図2に示される接続部11と導電性プラグ20の平面視における形状及び位置関係と同じになるように設計して形成される。   Next, an insulating layer 2 is formed above the p-type silicon substrate 1, and an opening k is formed by etching on the connecting portion 11 of the insulating layer 2 (FIG. 3C). The opening k takes into account misalignment with the connecting portion 11, and the relationship with the connecting portion 11 is the same as the shape and positional relationship in plan view of the connecting portion 11 and the conductive plug 20 shown in FIG. 2. Designed and formed as follows.

次に、絶縁層2上に導電性材料を成膜して開口kに当該導電性材料を埋め込み、開口kに埋め込まれなかった余分な導電性材料を平坦化により除去して、導電性プラグ20を形成する(FIG3D)。   Next, a conductive material is formed on the insulating layer 2, the conductive material is embedded in the opening k, and excess conductive material that has not been embedded in the opening k is removed by planarization, and the conductive plug 20 is removed. Is formed (FIG. 3D).

この後は、導電性プラグ20上への画素電極3の形成、受光層4の形成、対向電極5の形成を順次行うことにより絶縁層2上に受光部Pを設けて固体撮像素子を完成させる。   Thereafter, the pixel electrode 3 is formed on the conductive plug 20, the light receiving layer 4 and the counter electrode 5 are sequentially formed to provide the light receiving portion P on the insulating layer 2 to complete the solid-state imaging device. .

発明者は、上記のようなプロセスで積層型の固体撮像素子を製造するにあたり、接続部11の中心を通る全ての方向における、接続部11と導電性プラグ20の間の距離の導電性プラグ20の幅に対する比(広がり比)が50%以下になるように、接続部11と導電性プラグ20の面積及び形成位置を設計することで、いかなるプロセスルールで固体撮像素子を製造した場合でも、暗電流を低減できることを見出した。   When the inventor manufactures the stacked solid-state imaging device by the process as described above, the conductive plug 20 at a distance between the connection portion 11 and the conductive plug 20 in all directions passing through the center of the connection portion 11. Even if a solid-state imaging device is manufactured by any process rule, the area and the formation position of the connection portion 11 and the conductive plug 20 are designed so that the ratio (spreading ratio) to the width of the solid-state imaging device is 50% or less. It has been found that the current can be reduced.

例えば、図2において、導電性プラグ20の幅hに対する広がりdの比(単位は%。以下、広がり比と呼ぶ)が50%以下になるように、接続部11の面積(接続部11形成用のフォトマスクの開口面積)と、開口kの面積(開口k形成用のハードマスクを形成する際のフォトリソマスクの開口面積(導電性プラグ20の面積と同義))と、接続部11と導電性プラグ20の形成位置とを設計することで、いかなるプロセスルールで固体撮像素子を製造した場合でも、暗電流を低減することができる。   For example, in FIG. 2, the area of the connection portion 11 (for forming the connection portion 11) is set so that the ratio of the spread d to the width h of the conductive plug 20 (unit:%; hereinafter referred to as spread ratio) is 50% or less. Opening area of the photomask), the area of the opening k (the opening area of the photolithographic mask when forming the hard mask for forming the opening k (synonymous with the area of the conductive plug 20)), the connection portion 11 and the conductivity By designing the position where the plug 20 is formed, the dark current can be reduced when the solid-state imaging device is manufactured by any process rule.

なお、上記広がり比は、暗電流の観点から言えば小さいほどよいが、あまり小さくすると、接続部11と導電性プラグ20との位置あわせずれにより、接続部11が暗電流低減層12及び電荷蓄積部13の外部まではみ出してしまい、製造における歩留まりが低下する。発明者は、検討の結果、広がり比の下限値を20%として接続部11と導電性プラグ20を設計し、形成することで、歩留まりの低下を防げることを見出した。   The spread ratio is preferably as small as possible from the viewpoint of dark current. However, if the spread ratio is too small, the connection portion 11 causes the dark current reduction layer 12 and the charge accumulation due to misalignment between the connection portion 11 and the conductive plug 20. It protrudes to the outside of the part 13, and the yield in manufacturing decreases. As a result of the study, the inventor has found that a reduction in yield can be prevented by designing and forming the connection portion 11 and the conductive plug 20 with the lower limit of the spread ratio being 20%.

以下、本発明における広がり比の数値範囲の根拠について説明する。   Hereinafter, the basis of the numerical range of the spread ratio in the present invention will be described.

図4は、接続部11の広がりdと固体撮像素子の暗電流との関係を検討した結果を示す図である。図4では、プロセスルールの異なる3種類の固体撮像素子について、広がりdを変化させたときの暗電流の変化の検討結果を示した。なお、導電性プラグ20の幅hは、プロセスルールにしたがって一意に決まる。ここでは、プロセスルールとして、導電性プラグ20の幅hが、0.12μm、0.18μm、0.24μmとなる3つの世代について検討した。   FIG. 4 is a diagram illustrating a result of studying the relationship between the spread d of the connection portion 11 and the dark current of the solid-state imaging device. FIG. 4 shows the examination result of the change in dark current when the spread d is changed for three types of solid-state imaging devices having different process rules. The width h of the conductive plug 20 is uniquely determined according to the process rule. Here, as a process rule, three generations in which the width h of the conductive plug 20 is 0.12 μm, 0.18 μm, and 0.24 μm were examined.

図4に示す結果から、同じ広がりdにおける暗電流を比較すると、導電性プラグ20の幅hが小さいものの方が、暗電流が大きくなることが分かる。   From the results shown in FIG. 4, it can be seen that the dark current increases when the width h of the conductive plug 20 is smaller when comparing the dark current in the same spread d.

広がりdが同じであれば、導電性プラグ20の幅hが小さい固体撮像素子における接続部11の平面積は、導電性プラグ20の幅hが大きい固体撮像素子における接続部11の平面積よりも小さい。   If the spread d is the same, the plane area of the connection part 11 in the solid-state image sensor with the small width h of the conductive plug 20 is larger than the plane area of the connection part 11 in the solid-state image sensor with the large width h of the conductive plug 20. small.

そのため、接続部11の平面積が小さい固体撮像素子の方が暗電流は低くなると考えられるが、図4の結果ではそうなっていない。これは、最小線幅が狭いプロセスルールの方が接続部11の濃度が高く、欠陥も多いことに起因していると考えられる。   For this reason, it is considered that the dark current is lower in the solid-state imaging device having a smaller plane area of the connection portion 11, but this is not the case in the result of FIG. This is considered to be caused by the fact that the process rule with a narrower minimum line width has a higher concentration of the connecting portion 11 and more defects.

このような結果から、単純に接続部11の幅だけを小さくしても、プロセスルールによっては暗電流がむしろ高くなることがわかる。   From these results, it can be seen that even if only the width of the connecting portion 11 is reduced, the dark current is rather increased depending on the process rule.

発明者は、図4のグラフを検討した結果、いずれのプロセスルールであっても、固体撮像素子の暗電流は、接続部11の平面積ではなく、接続部11の大きさと導電性プラグ20の大きさの関係によって決まると考えた。   As a result of examining the graph of FIG. 4, the inventor found that the dark current of the solid-state imaging device is not the plane area of the connection portion 11 and the size of the connection portion 11 and the conductive plug 20 regardless of the process rule. We thought that it was decided by the relationship of size.

そこで、接続部11と導電性プラグ20の大きさを規定する指標として、導電性プラグ20の幅hに対する広がりdの比(上記広がり比=(d/h)×100)を算出し、図4に示すグラフの横軸をこの広がり比に置き換えた図5を作成した。なお、図5には、固体撮像素子として一般的に実用上問題にならない暗電流の基準レベルを破線で示してある。   Therefore, the ratio of the spread d to the width h of the conductive plug 20 (the spread ratio = (d / h) × 100) is calculated as an index for defining the size of the connection portion 11 and the conductive plug 20, and FIG. FIG. 5 was created by replacing the horizontal axis of the graph shown in FIG. In FIG. 5, the reference level of dark current, which is generally not a practical problem as a solid-state imaging device, is indicated by a broken line.

図5のグラフでは、いずれのプロセスルールであっても広がり比と暗電流との関係がほぼ一致している。したがって、この図5に示す結果から、広がり比を50%以下に設計して接続部11及び導電性プラグ20を形成すれば、プロセスルールに関わらずに、暗電流を実用上問題にならないレベルにまで低減させられることがわかった。   In the graph of FIG. 5, the relationship between the spreading ratio and the dark current is almost the same for any process rule. Therefore, from the result shown in FIG. 5, if the connecting portion 11 and the conductive plug 20 are formed by designing the spread ratio to be 50% or less, the dark current is at a level that does not cause a practical problem regardless of the process rule. It was found that it can be reduced.

次に、導電性プラグ20の幅hが0.18μmの固体撮像素子について、接続部11をサリサイド化した場合とサリサイド化しない場合とで暗電流に差がでるかどうかを検討した。サリサイド化しないことで、動作速度が低下する懸念はあるが、暗電流を低減する効果が期待できる。検討した結果を図6に示す。横軸に広がり比、縦軸に暗電流をプロットした。   Next, for a solid-state imaging device in which the width h of the conductive plug 20 is 0.18 μm, it was examined whether or not a difference in dark current occurs when the connecting portion 11 is salicided and when it is not salicided. Although there is a concern that the operation speed is lowered by not using salicide, an effect of reducing dark current can be expected. The examination results are shown in FIG. The spreading ratio is plotted on the horizontal axis and the dark current is plotted on the vertical axis.

図6に示す結果から、接続部11をサリサイド化しないことで、サリサイド化した場合よりも暗電流を低減できることが分かる。このような非サリサイド効果は、導電性プラグ20の幅hが0.12μm、0.24μmの固体撮像素子についても同様に得られる。なお、図4,5のグラフは、接続部11をサリサイド化した場合について得られたものである。   From the results shown in FIG. 6, it can be seen that the dark current can be reduced by not making the connecting portion 11 salicide than when the connecting portion 11 is salicided. Such a non-salicide effect can be similarly obtained for a solid-state imaging device in which the width h of the conductive plug 20 is 0.12 μm and 0.24 μm. The graphs of FIGS. 4 and 5 are obtained when the connecting portion 11 is salicided.

図7は、広がり比と固体撮像素子の歩留まりとの関係を検討した結果を示す図である。図7では、導電性プラグ20の幅hが0.12μm、0.18μm、0.24μmのプロセスルールが異なる3種類の固体撮像素子について、広がり比を変化させたときの歩留まりを検討した結果を示している。   FIG. 7 is a diagram illustrating a result of studying the relationship between the spread ratio and the yield of the solid-state imaging device. FIG. 7 shows the results of examining the yield when the spread ratio is changed for three types of solid-state imaging devices having different process rules in which the width h of the conductive plug 20 is 0.12 μm, 0.18 μm, and 0.24 μm. Show.

平面視において、導電性プラグ20が接続部11の内側からはみ出して形成された場合には、その固体撮像素子は製品としてNG(不合格)とし、導電性プラグ20が接続部11の内側に形成されていれば、その固体撮像素子は製品としてOK(合格)として、歩留まりを求めた。   When the conductive plug 20 is formed so as to protrude from the inside of the connection portion 11 in plan view, the solid-state imaging device is NG (failed) as a product, and the conductive plug 20 is formed inside the connection portion 11. If so, the solid-state imaging device was determined as OK (accepted) as a product, and the yield was determined.

図7のグラフから、広がり比を20%以上に設計して接続部11及び導電性プラグ20を形成することで、固体撮像素子製造において一般的に求められる(受け入れられる)高い歩留まりを得られることが分かる。なお、歩留まりについては、接続部11をサリサイド化しない場合でも、サリサイド化した場合と変わらないシミュレーション結果となった。   From the graph of FIG. 7, by designing the spread ratio to be 20% or more and forming the connecting portion 11 and the conductive plug 20, it is possible to obtain a high yield generally required (acceptable) in manufacturing a solid-state imaging device. I understand. In addition, about the yield, even if it did not salicide the connection part 11, it became a simulation result which is not different from the case where it salicided.

以上のように、図5,7に示す結果から、広がり比を20%以上50%以下に設計して接続部11及び導電性プラグ20を形成することで、いずれのプロセスルールで固体撮像素子を製造した場合でも、低暗電流と高い歩留まりを両立させられることがわかる。   As described above, from the results shown in FIGS. 5 and 7, the spread ratio is designed to be 20% or more and 50% or less to form the connection portion 11 and the conductive plug 20, so that the solid-state imaging device can be formed by any process rule. It can be seen that even when manufactured, both low dark current and high yield can be achieved.

なお、広がり比を20%以上50%以下に設計して固体撮像素子を製造した場合でも、接続部11と導電性プラグ20の位置関係は、製造ばらつきにより、図2に示したような設計通りの値にはならない場合がある。しかし、製品としてOKになった固体撮像素子では、導電性プラグ20が接続部11の内側に形成されている。   Even when a solid-state imaging device is manufactured by designing the spread ratio to 20% or more and 50% or less, the positional relationship between the connection portion 11 and the conductive plug 20 is as designed as shown in FIG. 2 due to manufacturing variations. May not be the value of. However, in a solid-state imaging device that is OK as a product, the conductive plug 20 is formed inside the connection portion 11.

つまり、製品としてOKになった固体撮像素子では、平面視において導電性プラグ20の中心を通る全ての方向(例えば左右方向)における導電性プラグ20の幅Hに対する、当該方向における接続部11の一方の端部(左端部)から導電性プラグ20の一方の端部(左端部)までの距離Aと当該方向における接続部11の他方の端部(右端部)から導電性プラグ20の他方の端部(右端部)までの距離Bの平均値D((A+B)/2)の比が、20%以上50%以下になる。   That is, in the solid-state imaging device that is OK as a product, one of the connection portions 11 in the direction with respect to the width H of the conductive plug 20 in all directions (for example, left and right directions) passing through the center of the conductive plug 20 in plan view. The distance A from one end (left end) of the conductive plug 20 to one end (left end) of the conductive plug 20 and the other end (right end) of the connecting portion 11 in the direction to the other end of the conductive plug 20 The ratio of the average value D ((A + B) / 2) of the distance B to the part (right end part) is 20% or more and 50% or less.

したがって、本発明の製造方法により、平面視において導電性プラグ20の中心を通る全ての方向における幅Hに対する平均値Dの比が20%以上50%以下である、製品として合格の固体撮像素子を高い歩留まりで製造することができる。   Therefore, according to the manufacturing method of the present invention, a solid-state imaging device that has passed as a product in which the ratio of the average value D to the width H in all directions passing through the center of the conductive plug 20 in a plan view is 20% or more and 50% or less. It can be manufactured with a high yield.

図8は、図2に示す画素100の変形例である画素200の断面模式図である。図8において、図1と同じ構成には同一符号を付してある。   FIG. 8 is a schematic cross-sectional view of a pixel 200 which is a modification of the pixel 100 shown in FIG. In FIG. 8, the same components as those in FIG.

図8に示す画素200は、平面視において、電荷蓄積部13が接続部11と完全に重なるように配置されずに、電荷蓄積部13と接続部11が一部だけ重なるように配置されている点を除いては、図1に示した画素100の構成と同じである。図8に示した画素構成であれば、接続部11の左隣の領域を狭めることができ、画素サイズを縮小することが可能になる。   The pixel 200 shown in FIG. 8 is arranged so that the charge storage unit 13 and the connection part 11 partially overlap with each other in a plan view without the charge storage part 13 being completely overlapped with the connection part 11. Except for this point, the configuration is the same as that of the pixel 100 shown in FIG. With the pixel configuration shown in FIG. 8, the area on the left side of the connection portion 11 can be narrowed, and the pixel size can be reduced.

以上説明した実施態様では、導電性プラグ20と接続部11の平面視形状は矩形であるが、導電性プラグ20と接続部11の平面視形状はこれに限られるものではない。例えば、導電性プラグ20と接続部11の平面視形状が円形であってもよいし、一方が矩形、他方が円形であってもよい。   In the embodiment described above, the planar view shapes of the conductive plug 20 and the connection portion 11 are rectangular, but the planar view shapes of the conductive plug 20 and the connection portion 11 are not limited thereto. For example, the conductive plug 20 and the connecting portion 11 may have a circular shape in plan view, one may be a rectangle, and the other may be a circle.

また、電荷蓄積部13に蓄積された電荷をCCDに読出し、このCCDにて電荷を出力アンプまで転送し、この出力アンプから当該電荷に応じた信号を出力する構成としてもよい。   Alternatively, the charge accumulated in the charge accumulating unit 13 may be read out to the CCD, the charge is transferred to the output amplifier by the CCD, and a signal corresponding to the charge is output from the output amplifier.

また、電荷蓄積部13に電子を蓄積するものとしたが、正孔を蓄積して、正孔量に応じた信号を読みだす構成にしてもよい。この場合、信号読み出し回路の極性を適宜変更すればよい。   Further, although electrons are stored in the charge storage unit 13, holes may be stored and a signal corresponding to the amount of holes may be read out. In this case, the polarity of the signal readout circuit may be changed as appropriate.

以上説明してきたように、本明細書には次の事項が開示されている。   As described above, the following items are disclosed in this specification.

開示された固体撮像素子の製造方法は、画素電極と、前記画素電極に対向する対向電極と、前記画素電極と前記対向電極との間に設けられる光電変換層を含む受光層とを有する受光部が半導体基板上方に複数配列された固体撮像素子の製造方法であって、前記固体撮像素子は、前記半導体基板上方に形成され、前記画素電極と電気的に接続される導電性プラグと、前記半導体基板表面に形成され、前記導電性プラグとオーミックコンタクトを形成する不純物層からなる接続部と、前記受光層で発生して前記画素電極及び前記導電性プラグを介して前記接続部に移動した電荷に応じた信号を読みだす前記半導体基板に形成された信号読み出し部とを備えるものであり、マスクを用いた不純物注入により、前記半導体基板表面に前記接続部を形成する工程と、前記信号読み出し部及び前記接続部を形成した前記半導体基板上方に絶縁層を形成し、前記絶縁層に前記接続部の面積よりも小さくかつ前記接続部まで達する開口を形成する工程と、前記開口に導電性材料を埋め込んで前記導電性プラグを形成する工程と、前記導電性プラグ上に前記画素電極を形成する工程とを含み、設計上は、前記開口の中心が前記接続部の中心と一致し、かつ、前記半導体基板表面に平行な方向であって前記接続部の中心を通る全ての方向における前記開口の端部から前記接続部の端部までの距離が当該方向における前記開口の幅の20%以上50%以下になるように、前記開口及び前記接続部を形成するものである。   The disclosed method for manufacturing a solid-state imaging device includes a pixel electrode, a counter electrode facing the pixel electrode, and a light receiving layer including a photoelectric conversion layer provided between the pixel electrode and the counter electrode. Is a method of manufacturing a plurality of solid-state imaging devices arranged above a semiconductor substrate, wherein the solid-state imaging device is formed above the semiconductor substrate and electrically connected to the pixel electrode, and the semiconductor A connection portion formed on the surface of the substrate and formed of an impurity layer that forms an ohmic contact with the conductive plug; and a charge generated in the light receiving layer and transferred to the connection portion through the pixel electrode and the conductive plug. And a signal readout portion formed on the semiconductor substrate for reading out a corresponding signal, and the connection portion is formed on the surface of the semiconductor substrate by impurity implantation using a mask. And forming an insulating layer above the semiconductor substrate on which the signal readout section and the connection section are formed, and forming an opening in the insulating layer that is smaller than the area of the connection section and reaches the connection section. A step of forming the conductive plug by embedding a conductive material in the opening, and a step of forming the pixel electrode on the conductive plug. The distance from the end of the opening to the end of the connection in all directions that coincides with the center and is parallel to the surface of the semiconductor substrate and passes through the center of the connection is the opening in the direction. The opening and the connecting portion are formed so as to be 20% or more and 50% or less of the width.

この方法により、歩留まりの向上と暗電流の低減を両立させることができる。   This method makes it possible to achieve both improvement in yield and reduction in dark current.

開示された固体撮像素子の製造方法は、前記接続部を形成する工程では、前記接続部をサリサイド化しないものである。   In the disclosed method for manufacturing a solid-state imaging device, the connecting portion is not salicided in the step of forming the connecting portion.

この方法により、暗電流を更に低減することができる。   By this method, the dark current can be further reduced.

開示された固体撮像素子の製造方法は、前記固体撮像素子は、前記半導体基板内において前記接続部に接して形成される前記接続部と同じ導電型でかつ前記接続部よりも低濃度の不純物層からなる、前記接続部に移動した電荷を蓄積する電荷蓄積部と、前記電荷蓄積部と前記半導体基板表面との間に形成された前記電荷蓄積部とは反対導電型の不純物層とを備え、前記接続部を形成する工程では、前記電荷蓄積部と前記反対導電型の不純物層が形成された前記半導体基板に不純物注入を行って前記接続部を形成するものである。   According to the disclosed method for manufacturing a solid-state imaging device, the solid-state imaging device has the same conductivity type as the connection portion formed in contact with the connection portion in the semiconductor substrate and has a lower concentration than the connection portion. A charge storage part for storing the charge transferred to the connection part, and an impurity layer of a conductivity type opposite to the charge storage part formed between the charge storage part and the semiconductor substrate surface, In the step of forming the connection portion, the connection portion is formed by implanting impurities into the semiconductor substrate on which the impurity layer having the opposite conductivity type to the charge storage portion is formed.

この方法により、電荷蓄積部と半導体基板表面の間に設けられた不純物層によって電荷蓄積部がピニングされるため、電荷蓄積部に起因する暗電流を低減することができる。また、電荷蓄積部から他の部分に電荷を転送する場合に完全転送が可能になるため、残像の発生を抑制することができる。   According to this method, the charge storage unit is pinned by the impurity layer provided between the charge storage unit and the semiconductor substrate surface, so that dark current caused by the charge storage unit can be reduced. Further, since the complete transfer is possible when the charge is transferred from the charge storage portion to another portion, it is possible to suppress the occurrence of an afterimage.

開示された固体撮像素子の製造方法は、前記接続部を形成する工程では、前記接続部を、平面視において前記電荷蓄積部の内側に形成し、かつ、前記電荷蓄積部と前記半導体基板表面との間に形成された前記反対導電型の前記不純物層を貫通して前記電荷蓄積部に接触するように形成するものである。   In the disclosed method for manufacturing a solid-state imaging device, in the step of forming the connection portion, the connection portion is formed inside the charge storage portion in plan view, and the charge storage portion and the surface of the semiconductor substrate are formed. It is formed so as to penetrate through the impurity layer of the opposite conductivity type formed between and in contact with the charge storage portion.

この方法により、接続部から電荷蓄積部へスムーズに電荷が移動するため、感度が向上する。   According to this method, the charge is smoothly transferred from the connection portion to the charge storage portion, so that sensitivity is improved.

開示された固体撮像素子の製造方法は、前記信号読み出し部は、前記電荷蓄積部に蓄積された電荷を転送する転送トランジスタと、前記転送トランジスタによって転送された電荷を蓄積する第二の電荷蓄積部とを含むものである。   In the disclosed method for manufacturing a solid-state imaging device, the signal readout unit includes a transfer transistor that transfers charges accumulated in the charge accumulation unit, and a second charge accumulation unit that accumulates charges transferred by the transfer transistor. Is included.

この方法により、電荷蓄積部から第二の電荷蓄積部へ完全に電荷を転送することができ、残像の発生を抑制することができる。   By this method, it is possible to completely transfer charges from the charge storage unit to the second charge storage unit, and it is possible to suppress the occurrence of afterimages.

開示された固体撮像素子は、画素電極と、前記画素電極に対向する対向電極と、前記画素電極と前記対向電極との間に設けられる光電変換層を含む受光層とを有する受光部が半導体基板上方に複数配列された固体撮像素子であって、前記半導体基板上方に形成され、前記画素電極と電気的に接続される導電性プラグと、前記半導体基板表面に形成され、前記導電性プラグとオーミックコンタクトを形成する不純物層からなる接続部と、前記受光層で発生して前記画素電極及び前記導電性プラグを介して前記接続部に移動した電荷に応じた信号を読みだす前記半導体基板に形成された信号読み出し部とを備え、平面視において、前記導電性プラグの面積は前記接続部の面積よりも小さく、かつ、前記導電性プラグは前記接続部よりも内側に配置されており、前記半導体基板表面に平行な方向であって前記導電性プラグの中心を通る全ての方向における前記接続部の一方の端部から前記導電性プラグの一方の端部までの距離と、当該方向における前記接続部の他方の端部から前記導電性プラグの他方の端部までの距離との平均値が、当該方向における前記導電性プラグの幅の20%以上50%以下になっているものである。   In the disclosed solid-state imaging device, a light receiving unit including a pixel electrode, a counter electrode facing the pixel electrode, and a light receiving layer including a photoelectric conversion layer provided between the pixel electrode and the counter electrode is a semiconductor substrate. A plurality of solid-state imaging devices arranged above, a conductive plug formed above the semiconductor substrate and electrically connected to the pixel electrode, and formed on the surface of the semiconductor substrate, the ohmic contact with the conductive plug Formed on the semiconductor substrate for reading out a signal corresponding to the electric charge generated in the light receiving layer and transferred to the connection through the pixel electrode and the conductive plug. And in the plan view, the area of the conductive plug is smaller than the area of the connection part, and the conductive plug is disposed inside the connection part. A distance from one end of the connecting portion to one end of the conductive plug in all directions parallel to the surface of the semiconductor substrate and passing through the center of the conductive plug; The average value of the distance from the other end of the connecting portion in the direction to the other end of the conductive plug is 20% to 50% of the width of the conductive plug in the direction. Is.

この構成により、歩留まりの向上と暗電流の低減を両立させることができる。   With this configuration, both improvement in yield and reduction in dark current can be achieved.

開示された固体撮像素子は、前記接続部がサリサイド化されていないものである   In the disclosed solid-state imaging device, the connection part is not salicided.

この構成により、暗電流を更に低減することができる。   With this configuration, dark current can be further reduced.

開示された固体撮像素子は、前記半導体基板内に前記接続部に接して形成された前記接続部と同じ導電型でかつ前記接続部よりも低濃度の不純物層であって前記接続部に移動した電荷を蓄積する電荷蓄積部と、前記電荷蓄積部と前記半導体基板表面との間に形成された前記電荷蓄積部とは反対導電型の不純物層とを備えるものである。   The disclosed solid-state imaging device is an impurity layer having the same conductivity type as the connection portion formed in contact with the connection portion in the semiconductor substrate and having a lower concentration than the connection portion, and has moved to the connection portion A charge storage section for storing charge; and an impurity layer having a conductivity type opposite to the charge storage section formed between the charge storage section and the surface of the semiconductor substrate.

この構成により、電荷蓄積部と半導体基板表面の間に設けられた不純物層によって電荷蓄積部がピニングされるため、電荷蓄積部に起因する暗電流を低減することができる。また、電荷蓄積部から他の部分に電荷を転送する場合に完全転送が可能になるため、残像の発生を抑制することができる。   With this configuration, since the charge storage unit is pinned by the impurity layer provided between the charge storage unit and the semiconductor substrate surface, dark current caused by the charge storage unit can be reduced. Further, since the complete transfer is possible when the charge is transferred from the charge storage portion to another portion, it is possible to suppress the occurrence of an afterimage.

開示された固体撮像素子は、前記接続部は、平面視において前記電荷蓄積部の内側に形成され、前記電荷蓄積部と前記半導体基板表面との間に形成された前記反対導電型の不純物層を貫通して、前記電荷蓄積部に接触するように形成されているものである。   In the disclosed solid-state imaging device, the connection portion is formed inside the charge storage portion in a plan view, and the impurity layer of the opposite conductivity type formed between the charge storage portion and the surface of the semiconductor substrate is provided. It is formed so as to penetrate and contact the charge storage portion.

この構成により、接続部から電荷蓄積部へスムーズに電荷が移動するため、感度が向上する。   With this configuration, the charge is smoothly transferred from the connection portion to the charge storage portion, so that sensitivity is improved.

開示された固体撮像素子は、前記信号読み出し部は、前記電荷蓄積部に蓄積された電荷を転送する転送トランジスタと、前記転送トランジスタによって転送された電荷を蓄積する第二の電荷蓄積部とを含むものである。   In the disclosed solid-state imaging device, the signal readout unit includes a transfer transistor that transfers the charge accumulated in the charge accumulation unit, and a second charge accumulation unit that accumulates the charge transferred by the transfer transistor. It is a waste.

この構成により、電荷蓄積部から第二の電荷蓄積部へ完全に電荷を転送することができ、残像の発生を抑制することができる。   With this configuration, it is possible to transfer charges completely from the charge storage unit to the second charge storage unit, and to suppress the occurrence of afterimages.

開示された撮像装置は、前記固体撮像素子を備えるものである。   The disclosed imaging device includes the solid-state imaging device.

100 画素
1 p型シリコン基板
2 絶縁層
3 画素電極
4 受光層
5 対向電極
11 接続部
12 暗電流低減層
13 電荷蓄積部
20 導電性プラグ
k 開口
P 受光部
100 pixel 1 p-type silicon substrate 2 insulating layer 3 pixel electrode 4 light receiving layer 5 counter electrode 11 connection portion 12 dark current reducing layer 13 charge storage portion 20 conductive plug k opening P light receiving portion

Claims (7)

画素電極と、前記画素電極に対向する対向電極と、前記画素電極と前記対向電極との間に設けられる光電変換層を含む受光層とを有する受光部が半導体基板上方に複数配列された固体撮像素子の製造方法であって、
前記固体撮像素子は、前記半導体基板上方に形成され、前記画素電極と電気的に接続される導電性プラグと、前記半導体基板表面に形成され、前記導電性プラグとオーミックコンタクトを形成する不純物層からなる接続部と、前記受光層で発生して前記画素電極及び前記導電性プラグを介して前記接続部に移動した電荷に応じた信号を読みだす前記半導体基板に形成された信号読み出し部とを備えるものであり、
マスクを用いた不純物注入により、前記半導体基板表面に前記接続部を形成する工程と、
前記信号読み出し部及び前記接続部を形成した前記半導体基板上方に絶縁層を形成し、前記絶縁層に前記接続部の面積よりも小さくかつ前記接続部まで達する開口を形成する工程と、
前記開口に導電性材料を埋め込んで前記導電性プラグを形成する工程と、
前記導電性プラグ上に前記画素電極を形成する工程とを含み、
設計上は、前記開口の中心が前記接続部の中心と一致し、かつ、前記半導体基板表面に平行な方向であって前記接続部の中心を通る全ての方向における前記開口の端部から前記接続部の端部までの距離が当該方向における前記開口の幅の20%以上50%以下になるように、前記開口及び前記接続部を形成し、
前記固体撮像素子は、前記半導体基板内において前記接続部に接して形成される前記接続部と同じ導電型でかつ前記接続部よりも低濃度の不純物層からなる、前記接続部に移動した電荷を蓄積する電荷蓄積部と、前記電荷蓄積部と前記半導体基板表面との間に形成された前記電荷蓄積部とは反対導電型の不純物層とを備え、
前記接続部を形成する工程では、前記電荷蓄積部と前記反対導電型の不純物層が形成された前記半導体基板に不純物注入を行って前記接続部を形成し、
前記接続部を形成する工程では、前記接続部を、平面視において前記電荷蓄積部の内側に形成し、かつ、前記電荷蓄積部と前記半導体基板表面との間に形成された前記反対導電型の前記不純物層を貫通して前記電荷蓄積部に接触するように形成する固体撮像素子の製造方法。
Solid-state imaging in which a plurality of light-receiving portions having a pixel electrode, a counter electrode facing the pixel electrode, and a light-receiving layer including a photoelectric conversion layer provided between the pixel electrode and the counter electrode are arranged above the semiconductor substrate A method for manufacturing an element, comprising:
The solid-state imaging device includes a conductive plug formed above the semiconductor substrate and electrically connected to the pixel electrode, and an impurity layer formed on the surface of the semiconductor substrate and forming an ohmic contact with the conductive plug. And a signal readout unit formed on the semiconductor substrate for reading out a signal corresponding to the charge generated in the light receiving layer and moved to the connection unit through the pixel electrode and the conductive plug. Is,
Forming the connection portion on the surface of the semiconductor substrate by impurity implantation using a mask;
Forming an insulating layer above the semiconductor substrate on which the signal readout unit and the connection unit are formed, and forming an opening in the insulating layer that is smaller than the area of the connection unit and reaches the connection unit;
Forming the conductive plug by embedding a conductive material in the opening;
Forming the pixel electrode on the conductive plug,
In design, the center of the opening coincides with the center of the connection part, and is parallel to the surface of the semiconductor substrate, and is connected from the end of the opening in all directions passing through the center of the connection part. Forming the opening and the connecting portion so that the distance to the end of the portion is 20% or more and 50% or less of the width of the opening in the direction ;
The solid-state imaging device has the same conductivity type as the connection portion formed in contact with the connection portion in the semiconductor substrate and is formed of an impurity layer having a lower concentration than the connection portion, and the electric charge transferred to the connection portion. A charge storage section for storing; and an impurity layer of a conductivity type opposite to the charge storage section formed between the charge storage section and the semiconductor substrate surface,
In the step of forming the connection portion, the connection portion is formed by implanting impurities into the semiconductor substrate on which the impurity layer of the opposite conductivity type to the charge storage portion is formed,
In the step of forming the connection portion, the connection portion is formed inside the charge accumulation portion in a plan view, and the opposite conductivity type formed between the charge accumulation portion and the surface of the semiconductor substrate. A method for manufacturing a solid-state imaging device, wherein the solid-state imaging device is formed so as to penetrate the impurity layer and contact the charge storage portion .
請求項1記載の固体撮像素子の製造方法であって、
前記接続部を形成する工程では、前記接続部をサリサイド化しない固体撮像素子の製造方法。
It is a manufacturing method of the solid-state image sensing device according to claim 1,
In the step of forming the connection portion, a method of manufacturing a solid-state imaging device in which the connection portion is not salicided.
請求項又は記載の固体撮像素子の製造方法であって、
前記信号読み出し部は、前記電荷蓄積部に蓄積された電荷を転送する転送トランジスタと、前記転送トランジスタによって転送された電荷を蓄積する第二の電荷蓄積部とを含む固体撮像素子の製造方法。
It is a manufacturing method of the solid-state image sensing device according to claim 1 or 2 ,
The method of manufacturing a solid-state imaging device, wherein the signal readout unit includes a transfer transistor that transfers charges accumulated in the charge accumulation unit, and a second charge accumulation unit that accumulates charges transferred by the transfer transistor.
画素電極と、前記画素電極に対向する対向電極と、前記画素電極と前記対向電極との間に設けられる光電変換層を含む受光層とを有する受光部が半導体基板上方に複数配列された固体撮像素子であって、
前記半導体基板上方に形成され、前記画素電極と電気的に接続される導電性プラグと、
前記半導体基板表面に形成され、前記導電性プラグとオーミックコンタクトを形成する不純物層からなる接続部と、
前記受光層で発生して前記画素電極及び前記導電性プラグを介して前記接続部に移動した電荷に応じた信号を読みだす前記半導体基板に形成された信号読み出し部とを備え、
平面視において、前記導電性プラグの面積は前記接続部の面積よりも小さく、かつ、前記導電性プラグは前記接続部よりも内側に配置されており、
前記半導体基板表面に平行な方向であって前記導電性プラグの中心を通る全ての方向における前記接続部の一方の端部から前記導電性プラグの一方の端部までの距離と、当該方向における前記接続部の他方の端部から前記導電性プラグの他方の端部までの距離との平均値が、当該方向における前記導電性プラグの幅の20%以上50%以下になっており、
前記半導体基板内に前記接続部に接して形成された前記接続部と同じ導電型でかつ前記接続部よりも低濃度の不純物層であって前記接続部に移動した電荷を蓄積する電荷蓄積部と、
前記電荷蓄積部と前記半導体基板表面との間に形成された前記電荷蓄積部とは反対導電型の不純物層とを更に備え、
前記接続部は、平面視において前記電荷蓄積部の内側に形成され、前記電荷蓄積部と前記半導体基板表面との間に形成された前記反対導電型の不純物層を貫通して、前記電荷蓄積部に接触するように形成されている固体撮像素子。
Solid-state imaging in which a plurality of light-receiving portions having a pixel electrode, a counter electrode facing the pixel electrode, and a light-receiving layer including a photoelectric conversion layer provided between the pixel electrode and the counter electrode are arranged above the semiconductor substrate An element,
A conductive plug formed above the semiconductor substrate and electrically connected to the pixel electrode;
A connection portion formed on the surface of the semiconductor substrate and made of an impurity layer forming an ohmic contact with the conductive plug;
A signal readout unit formed on the semiconductor substrate for reading out a signal corresponding to the charge generated in the light receiving layer and moved to the connection unit through the pixel electrode and the conductive plug;
In a plan view, the area of the conductive plug is smaller than the area of the connection portion, and the conductive plug is disposed inside the connection portion,
The distance from one end of the connecting portion to one end of the conductive plug in all directions parallel to the surface of the semiconductor substrate and passing through the center of the conductive plug, and the direction in the direction The average value of the distance from the other end of the connecting portion to the other end of the conductive plug is 20% or more and 50% or less of the width of the conductive plug in the direction ,
A charge storage portion that is an impurity layer of the same conductivity type as the connection portion formed in contact with the connection portion in the semiconductor substrate and has a lower concentration than the connection portion, and stores the charge that has moved to the connection portion; ,
An impurity layer having a conductivity type opposite to that of the charge storage portion formed between the charge storage portion and the surface of the semiconductor substrate;
The connection part is formed inside the charge storage part in a plan view and penetrates the opposite conductivity type impurity layer formed between the charge storage part and the surface of the semiconductor substrate. A solid-state imaging device formed so as to contact the
請求項記載の固体撮像素子であって、
前記接続部がサリサイド化されていない固体撮像素子。
The solid-state imaging device according to claim 4 ,
A solid-state imaging device in which the connecting portion is not salicided.
請求項又は記載の固体撮像素子であって、
前記信号読み出し部は、前記電荷蓄積部に蓄積された電荷を転送する転送トランジスタと、前記転送トランジスタによって転送された電荷を蓄積する第二の電荷蓄積部とを含む固体撮像素子。
The solid-state imaging device according to claim 4 or 5 ,
The solid-state imaging device, wherein the signal readout unit includes a transfer transistor that transfers charges accumulated in the charge accumulation unit, and a second charge accumulation unit that accumulates charges transferred by the transfer transistor.
請求項のいずれか1項記載の固体撮像素子を備える撮像装置。 Imaging apparatus including the solid-state imaging device of any one of claims 4-6.
JP2011023411A 2011-02-04 2011-02-04 Solid-state imaging device manufacturing method, solid-state imaging device, and imaging apparatus Active JP5501262B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP2011023411A JP5501262B2 (en) 2011-02-04 2011-02-04 Solid-state imaging device manufacturing method, solid-state imaging device, and imaging apparatus
KR1020137019627A KR101590687B1 (en) 2011-02-04 2011-11-15 Method for manufacturing solid-state imaging element, solid-state imaging element, and imaging device
PCT/JP2011/076325 WO2012105106A1 (en) 2011-02-04 2011-11-15 Method for manufacturing solid-state imaging element, solid-state imaging element, and imaging device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2011023411A JP5501262B2 (en) 2011-02-04 2011-02-04 Solid-state imaging device manufacturing method, solid-state imaging device, and imaging apparatus

Publications (2)

Publication Number Publication Date
JP2012164780A JP2012164780A (en) 2012-08-30
JP5501262B2 true JP5501262B2 (en) 2014-05-21

Family

ID=46602338

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2011023411A Active JP5501262B2 (en) 2011-02-04 2011-02-04 Solid-state imaging device manufacturing method, solid-state imaging device, and imaging apparatus

Country Status (3)

Country Link
JP (1) JP5501262B2 (en)
KR (1) KR101590687B1 (en)
WO (1) WO2012105106A1 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6178975B2 (en) * 2013-04-25 2017-08-16 パナソニックIpマネジメント株式会社 Solid-state imaging device
JP2018060910A (en) * 2016-10-05 2018-04-12 ソニーセミコンダクタソリューションズ株式会社 Solid-state image pick-up device and solid-state imaging system
US10644073B2 (en) * 2016-12-19 2020-05-05 Samsung Electronics Co., Ltd. Image sensors and electronic devices including the same
TWI820078B (en) * 2018-01-23 2023-11-01 日商索尼半導體解決方案公司 solid-state imaging element

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59178769A (en) * 1983-03-30 1984-10-11 Toshiba Corp Solid-state image pickup device
JPH03106183A (en) * 1989-09-20 1991-05-02 Hitachi Denshi Ltd Pyroelectric type solid-state image pickup element
JP4572130B2 (en) * 2005-03-09 2010-10-27 富士フイルム株式会社 Solid-state image sensor
TWI429066B (en) * 2005-06-02 2014-03-01 Sony Corp Semiconductor image sensor module and manufacturing method thereof
KR100997299B1 (en) * 2007-09-07 2010-11-29 주식회사 동부하이텍 Image sensor and manufacturing method
US7999292B2 (en) * 2007-09-07 2011-08-16 Dongbu Hitek Co., Ltd. Image sensor and manufacturing method thereof
KR100882990B1 (en) * 2007-12-27 2009-02-12 주식회사 동부하이텍 Image sensor and manufacturing method
KR100882467B1 (en) * 2007-12-28 2009-02-09 주식회사 동부하이텍 Image sensor and manufacturing method
CN101494233A (en) 2008-01-24 2009-07-29 索尼株式会社 Solid-state imaging device and method for manufacturing the same

Also Published As

Publication number Publication date
KR20140015308A (en) 2014-02-06
KR101590687B1 (en) 2016-02-01
WO2012105106A1 (en) 2012-08-09
JP2012164780A (en) 2012-08-30

Similar Documents

Publication Publication Date Title
JP6541080B2 (en) Solid-state imaging device
TWI534994B (en) Solid-state imaging device, driving method thereof and electronic device
KR102404288B1 (en) Solid-state imaging element, method for manufacturing solid-state imaging element, and electronic device
JP4599417B2 (en) Back-illuminated solid-state image sensor
WO2014141621A1 (en) Solid-state imaging device, method of manufacturing the same, and electronic apparatus
JP6406585B2 (en) Imaging device
TW201630173A (en) Solid-state imaging device and method of manufacturing solid-state imaging device
TWI532158B (en) Large complementary metal oxide semiconductor image sensor pixel with improved performance
US9704906B2 (en) Manufacturing method of semiconductor device and semiconductor device
TW200400627A (en) Solid-state image sensing device and camera system using the same
JP5326507B2 (en) Solid-state imaging device, driving method of solid-state imaging device, and electronic apparatus
US9466636B2 (en) Image sensors including well regions of different concentrations and methods of fabricating the same
JPWO2012176454A1 (en) Solid-state imaging device
KR20140009802A (en) Image sensor and method of forming the same
JP5508355B2 (en) Solid-state imaging device, manufacturing method thereof, and electronic information device
JP5501262B2 (en) Solid-state imaging device manufacturing method, solid-state imaging device, and imaging apparatus
TWI464867B (en) Solid-state image pickup device and manufacturing method thereof, and image pickup device
US9899444B2 (en) Solid-state image capturing device and manufacturing method for the same
KR101543098B1 (en) Solid-state image pickup device and method of fabricating the same
TWI525801B (en) Image sensor with doped transmission gate
JP2016018823A (en) Method for manufacturing solid state image pickup device
JP2017054932A (en) Solid state imaging apparatus and method of manufacturing image state imaging apparatus
CN114078889A (en) Global shutter CMOS image sensor and method of manufacturing the same
JP6682674B2 (en) Solid-state imaging device and method of manufacturing solid-state imaging device
JP2014086552A (en) Solid state image sensor and manufacturing method therefor

Legal Events

Date Code Title Description
RD03 Notification of appointment of power of attorney

Free format text: JAPANESE INTERMEDIATE CODE: A7423

Effective date: 20121005

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20130617

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20131203

A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20140120

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20140212

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20140311

R150 Certificate of patent or registration of utility model

Ref document number: 5501262

Country of ref document: JP

Free format text: JAPANESE INTERMEDIATE CODE: R150

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250