JP5059532B2 - 半導体集積回路 - Google Patents
半導体集積回路 Download PDFInfo
- Publication number
- JP5059532B2 JP5059532B2 JP2007249083A JP2007249083A JP5059532B2 JP 5059532 B2 JP5059532 B2 JP 5059532B2 JP 2007249083 A JP2007249083 A JP 2007249083A JP 2007249083 A JP2007249083 A JP 2007249083A JP 5059532 B2 JP5059532 B2 JP 5059532B2
- Authority
- JP
- Japan
- Prior art keywords
- register
- macro
- debugger
- signal
- state
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004065 semiconductor Substances 0.000 title claims description 21
- 230000004044 response Effects 0.000 claims description 11
- 238000012545 processing Methods 0.000 description 15
- 230000007704 transition Effects 0.000 description 11
- 101100041125 Arabidopsis thaliana RST1 gene Proteins 0.000 description 10
- 101100443250 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) DIG1 gene Proteins 0.000 description 10
- 230000008859 change Effects 0.000 description 9
- 238000000034 method Methods 0.000 description 9
- 230000000630 rising effect Effects 0.000 description 8
- 230000008569 process Effects 0.000 description 5
- 238000012360 testing method Methods 0.000 description 4
- 230000002159 abnormal effect Effects 0.000 description 3
- 101100443251 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) DIG2 gene Proteins 0.000 description 2
- 101100041128 Schizosaccharomyces pombe (strain 972 / ATCC 24843) rst2 gene Proteins 0.000 description 2
- 238000012544 monitoring process Methods 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3177—Testing of logic operation, e.g. by logic analysers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/36—Prevention of errors by analysis, debugging or testing of software
- G06F11/362—Debugging of software
- G06F11/3648—Debugging of software using additional hardware
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Quality & Reliability (AREA)
- Debugging And Monitoring (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
Description
TAPコントローラ251の動作状態がRun-Test-Idleである場合、TAPコントローラ251は、特定の命令が存在するときのみIC内のテストロジックをアクティブにする。それ以外の場合、TAPコントローラ251は、IC内のテストロジックをアイドル状態にする。
20 半導体集積回路
21−23 マスタ側マクロ
24 レジスタ
26、27、28 AND回路
29−31 スレーブ側マクロ
32 Sレジスタ
33 Hレジスタ
41、42、43、44、45、46、47 端子
51、52、54、55 AND回路
53、56 セレクタ
250 制御回路
251 TAPコントローラ
252 命令レジスタ
Claims (4)
- 制御信号の受信に応答してリセット状態になるマクロと、
前記マクロが特定時点で前記リセット状態であるか否かを記憶する第1レジスタと、
前記マクロが前記特定時点より前に前記制御信号を受信して前記リセット状態になったことがあるか否かを記憶して、前記特定時点まで保持する第2レジスタと、
を有する半導体集積回路であって、
前記第2レジスタは、前記マクロが前記特定時点より前に前記リセット状態になったことがあることを記憶した後は、前記第1レジスタが記憶する前記マクロの前記リセット状態が変化した場合であっても、そのまま記憶している状態を保持し続け、
前記特定時点において前記第1レジスタが記憶している前記リセット状態、及び、前記特定時点において前記第2レジスタが記憶している前記リセット状態、の両方が前記半導体集積回路の外部の外部装置に参照される半導体集積回路。 - 前記第1レジスタおよび前記第2レジスタのそれぞれが記憶した前記マクロの状態を前記外部装置に出力する動作を制御する制御部をさらに有することを特徴とする請求項1に記載の半導体集積回路。
- 前記制御部は、前記外部装置からの命令に基づいて前記動作を制御することを特徴とする請求項2に記載の半導体集積回路。
- 前記外部装置は、前記マクロをデバッグするデバッガであることを特徴とする請求項3に記載の半導体集積回路。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007249083A JP5059532B2 (ja) | 2007-09-26 | 2007-09-26 | 半導体集積回路 |
US12/232,073 US8429615B2 (en) | 2007-09-26 | 2008-09-10 | Semiconductor integrated circuit |
GB0817218A GB2453224B (en) | 2007-09-26 | 2008-09-19 | Semiconductor integrated circuit |
CN200810161064.4A CN101403989B (zh) | 2007-09-26 | 2008-09-26 | 半导体集成电路 |
US13/866,920 US20130238948A1 (en) | 2007-09-26 | 2013-04-19 | Semiconductor integrated circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007249083A JP5059532B2 (ja) | 2007-09-26 | 2007-09-26 | 半導体集積回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2009080632A JP2009080632A (ja) | 2009-04-16 |
JP5059532B2 true JP5059532B2 (ja) | 2012-10-24 |
Family
ID=39951903
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2007249083A Expired - Fee Related JP5059532B2 (ja) | 2007-09-26 | 2007-09-26 | 半導体集積回路 |
Country Status (4)
Country | Link |
---|---|
US (2) | US8429615B2 (ja) |
JP (1) | JP5059532B2 (ja) |
CN (1) | CN101403989B (ja) |
GB (1) | GB2453224B (ja) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190370016A1 (en) * | 2018-05-31 | 2019-12-05 | Hamilton Sundstrand Corporation | Auto detection of jtag debuggers/emulators |
WO2022267065A1 (en) * | 2021-06-25 | 2022-12-29 | Intel Corporation | Processing devices for reducing scan traffic, method and computer program |
CN114661534B (zh) * | 2022-05-24 | 2022-08-16 | 深圳时识科技有限公司 | 生成tms目标比特流的方法、装置和存储介质 |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0193838A (ja) * | 1987-10-05 | 1989-04-12 | Nec Corp | デバッグ用マイクロプロセッサ |
JPH03138753A (ja) * | 1989-10-25 | 1991-06-13 | Mitsubishi Electric Corp | マルチプロセッサシステムのブートロード装置 |
JPH03288241A (ja) * | 1990-04-03 | 1991-12-18 | Mitsubishi Electric Corp | レジスタ装置 |
JPH05334222A (ja) * | 1992-06-04 | 1993-12-17 | Fujitsu Ltd | データ集配信装置 |
TW307927B (ja) * | 1994-08-29 | 1997-06-11 | Matsushita Electric Ind Co Ltd | |
JPH1165883A (ja) * | 1997-08-11 | 1999-03-09 | Nec Corp | デバッグ機能内蔵マイクロプロセッサ |
US6681280B1 (en) | 1998-10-29 | 2004-01-20 | Fujitsu Limited | Interrupt control apparatus and method separately holding respective operation information of a processor preceding a normal or a break interrupt |
JP2000346905A (ja) | 1999-06-04 | 2000-12-15 | Nec Corp | 半導体装置およびそのテスト方法 |
JP2001134461A (ja) * | 1999-11-05 | 2001-05-18 | Fujitsu Ltd | リセット制御システムおよび方法 |
JP2004094451A (ja) * | 2002-08-30 | 2004-03-25 | Mitsubishi Electric Corp | オンチップjtagインタフェース回路およびシステムlsi |
JP2004252684A (ja) | 2003-02-20 | 2004-09-09 | Hitachi Ltd | プログラムデバッグ方法およびシステム |
JP2004280789A (ja) * | 2003-02-28 | 2004-10-07 | Denso Corp | 半導体集積回路装置およびマイクロコンピュータ開発支援装置 |
JP2004272679A (ja) * | 2003-03-10 | 2004-09-30 | Seiko Epson Corp | デバッグ装置およびデバッグ方法 |
JP4944368B2 (ja) | 2004-06-08 | 2012-05-30 | キヤノン株式会社 | マルチプロセッサシステム、デバッグ方法、及びプログラム |
US7550991B2 (en) * | 2005-07-15 | 2009-06-23 | Tabula, Inc. | Configurable IC with trace buffer and/or logic analyzer functionality |
US20090204823A1 (en) * | 2008-02-07 | 2009-08-13 | Analog Devices, Inc. | Method and apparatus for controlling system access during protected modes of operation |
-
2007
- 2007-09-26 JP JP2007249083A patent/JP5059532B2/ja not_active Expired - Fee Related
-
2008
- 2008-09-10 US US12/232,073 patent/US8429615B2/en not_active Expired - Fee Related
- 2008-09-19 GB GB0817218A patent/GB2453224B/en not_active Expired - Fee Related
- 2008-09-26 CN CN200810161064.4A patent/CN101403989B/zh not_active Expired - Fee Related
-
2013
- 2013-04-19 US US13/866,920 patent/US20130238948A1/en not_active Abandoned
Also Published As
Publication number | Publication date |
---|---|
GB0817218D0 (en) | 2008-10-29 |
GB2453224B (en) | 2009-11-18 |
CN101403989A (zh) | 2009-04-08 |
US8429615B2 (en) | 2013-04-23 |
US20090083712A1 (en) | 2009-03-26 |
US20130238948A1 (en) | 2013-09-12 |
GB2453224A (en) | 2009-04-01 |
CN101403989B (zh) | 2013-04-03 |
JP2009080632A (ja) | 2009-04-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI403744B (zh) | 測試資料處理系統之方法及裝置 | |
US6854029B2 (en) | DSP bus monitoring apparatus and method | |
US6732311B1 (en) | On-chip debugger | |
US8943377B2 (en) | On-chip detection of types of operations tested by an LBIST | |
US8892973B2 (en) | Debugging control system using inside core event as trigger condition and method of the same | |
US20030046610A1 (en) | Microcomputer and debugging system | |
CN103675641B (zh) | 芯片故障定位方法、装置及系统 | |
JP6297091B2 (ja) | 電子システムならびにシステム診断回路およびその動作方法 | |
CN102591760A (zh) | 基于长短扫描链与jtag接口的片上调试电路 | |
CN112997089A (zh) | 扩展jtag控制器和使用扩展jtag控制器进行功能调试的方法 | |
JP5059532B2 (ja) | 半導体集積回路 | |
JP4992791B2 (ja) | スキャン制御方法及び装置 | |
CN110532164B (zh) | 半导体设备和调试方法 | |
JP5022110B2 (ja) | 半導体集積回路 | |
US6484275B1 (en) | System and method for interfacing data with a test access port of a processor | |
CN116414682B (zh) | 程序的测试方法、装置、电子设备及存储介质 | |
CN108664387B (zh) | 基于ejtag的mips处理器调试方法及系统 | |
JP2013242746A (ja) | 故障検出システムと方法並びに半導体装置 | |
JP2005190112A (ja) | マイクロコンピュータ及びそのデバッグ方法 | |
US20240210470A1 (en) | Scan chain diagnostic accuracy using high volume manufacturing functional testing | |
US20130346817A1 (en) | Method for controlling a state machine | |
JP2009258857A (ja) | デバッグ装置及びデバッグ方法 | |
JP3698478B2 (ja) | デバッグ装置 | |
CN115373766A (zh) | 一种JTAG Master数据传输方法、系统、电子设备及存储介质 | |
Stollon | JTAG Use in Debug |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20100513 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20110721 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110816 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110928 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20120403 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120530 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20120724 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20120802 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20150810 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 5059532 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
S531 | Written request for registration of change of domicile |
Free format text: JAPANESE INTERMEDIATE CODE: R313531 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
LAPS | Cancellation because of no payment of annual fees |