JP4288178B2 - 低減されたクロックジッタを備える位相ロックループ - Google Patents
低減されたクロックジッタを備える位相ロックループ Download PDFInfo
- Publication number
- JP4288178B2 JP4288178B2 JP2003565053A JP2003565053A JP4288178B2 JP 4288178 B2 JP4288178 B2 JP 4288178B2 JP 2003565053 A JP2003565053 A JP 2003565053A JP 2003565053 A JP2003565053 A JP 2003565053A JP 4288178 B2 JP4288178 B2 JP 4288178B2
- Authority
- JP
- Japan
- Prior art keywords
- phase
- frequency
- signal
- locked loop
- control signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000001514 detection method Methods 0.000 claims abstract description 25
- 230000010355 oscillation Effects 0.000 claims abstract description 10
- 238000000034 method Methods 0.000 claims abstract description 5
- 230000004044 response Effects 0.000 claims abstract description 5
- 230000001629 suppression Effects 0.000 claims description 9
- 230000005764 inhibitory process Effects 0.000 claims description 4
- 101150075070 PFD1 gene Proteins 0.000 description 23
- 238000010586 diagram Methods 0.000 description 7
- 101000605345 Homo sapiens Prefoldin subunit 1 Proteins 0.000 description 5
- 102100038255 Prefoldin subunit 1 Human genes 0.000 description 5
- 230000008901 benefit Effects 0.000 description 3
- 230000002401 inhibitory effect Effects 0.000 description 3
- 230000007704 transition Effects 0.000 description 3
- 230000008859 change Effects 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000009499 grossing Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000006641 stabilisation Effects 0.000 description 1
- 238000011105 stabilization Methods 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 230000001052 transient effect Effects 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/095—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using a lock detector
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/10—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
- H03L7/107—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a variable transfer function for the loop, e.g. low pass filter having a variable bandwidth
- H03L7/1075—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a variable transfer function for the loop, e.g. low pass filter having a variable bandwidth by changing characteristics of the loop filter, e.g. changing the gain, changing the bandwidth
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/197—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/089—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
- H03L7/0891—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Executing Machine-Instructions (AREA)
- Percussion Or Vibration Massage (AREA)
Description
ここで、ΔRはPFDのリセット期間であり、内部フロップをリセットするために必要とされる期間に対応すると共に、フリップフロップ内部の伝搬遅延期間(propagation time)及び論理ゲートの内部遅延を含んでいる。
Claims (7)
- 入力基準信号に同期して発振信号を生成するための位相ロックループ回路であって、
a)前記入力基準信号からもたらされる第一の信号と前記発振信号からもたらされる第二の信号との間の位相差を検出すると共に、前記位相差に対応する制御信号を生成するための位相検出手段と、
b)前記制御信号に基づいて前記発振信号の前記周波数を制御するための周波数制御手段と、
c)前記発振信号からもたらされるフィードバック信号及び前記入力基準信号の前記周波数を所定のレートで分周して、前記第一及び第二の信号を各々生成するための周波数分周手段と、
d)前記周波数分周手段と前記位相検出手段との間の接続部が開かれているときに、前記入力基準信号及び前記フィードバック信号を直接前記位相検出手段に供給するための各々のバイパス接続部を閉じるように構成される、抑止制御信号に応答して前記周波数分周手段と前記位相検出手段との間の前記接続部を開けるためのスイッチング手段を有する、前記位相ロックループ回路が位相ロックされた状態に達したときに前記周波数分周手段の前記動作を抑止するための抑止手段と
を有する位相ロックループ回路。 - 前記位相ロックされた状態を検出すると共に前記抑止制御信号を前記抑止手段に供給するためのロック検出手段を更に有する請求項1に記載の回路。
- 同期動作の開始後に所定の時間をカウントし、前記所定の時間が経過したときに抑止制御信号を前記抑止手段に供給するためのタイマ手段を更に有する請求項1に記載の回路。
- 前記抑止制御信号は前記接続部を開くための第一の制御信号及び前記バイパス接続部を閉じるための第二の制御信号を有する請求項2又は3に記載の回路。
- 前記スイッチング手段は前記周波数分周手段の前記分周動作に同期して前記スイッチングを行うように構成される請求項1乃至4の何れか一項に記載の回路。
- 前記位相検出手段は位相及び周波数検出器である請求項1乃至5の何れか一項に記載の回路。
- 位相ロックループ回路を制御する方法であって、
a)前記位相ロックループ回路の出力発振信号からもたらされるフィードバック信号の周波数及び前記位相ロックループ回路の入力基準信号の周波数を所定のレートで分周するステップと、
b)前記分周された入力基準信号及び前記分周されたフィードバック信号を前記位相ロックループ回路の位相検出手段に供給するステップと、
c)前記位相ロックループ回路の位相ロックされた状態の検出に応答して、前記入力基準信号及び前記フィードバック信号が直接位相周波数検出器に供給されるように、周波数分周器と位相周波数検出器との間の各々のバイパス接続部を閉じ、前記周波数分周器と前記位相周波数検出器との間の接続部を開くことによって前記分周ステップを抑止するステップと
を有する方法。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP02075424 | 2002-02-01 | ||
PCT/IB2003/000130 WO2003065586A2 (en) | 2002-02-01 | 2003-01-20 | Phase-locked-loop with reduced clock jitter |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2005516520A JP2005516520A (ja) | 2005-06-02 |
JP4288178B2 true JP4288178B2 (ja) | 2009-07-01 |
Family
ID=27635862
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2003565053A Expired - Fee Related JP4288178B2 (ja) | 2002-02-01 | 2003-01-20 | 低減されたクロックジッタを備える位相ロックループ |
Country Status (7)
Country | Link |
---|---|
US (1) | US7606343B2 (ja) |
EP (1) | EP1474872B1 (ja) |
JP (1) | JP4288178B2 (ja) |
CN (1) | CN1332508C (ja) |
AT (1) | ATE311040T1 (ja) |
DE (1) | DE60302440T2 (ja) |
WO (1) | WO2003065586A2 (ja) |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005223829A (ja) * | 2004-02-09 | 2005-08-18 | Nec Electronics Corp | 分数分周回路及びこれを用いたデータ伝送装置 |
CN100468101C (zh) | 2004-03-15 | 2009-03-11 | 皇家飞利浦电子股份有限公司 | 光导设备和导光的方法 |
US7873133B2 (en) * | 2005-06-30 | 2011-01-18 | Infinera Corporation | Recovery of client clock without jitter |
CN100438588C (zh) * | 2006-03-09 | 2008-11-26 | 炬力集成电路设计有限公司 | 一种电视编码器 |
KR101020513B1 (ko) * | 2008-09-04 | 2011-03-09 | 한국전자통신연구원 | 락 검출 회로 및 락 검출 방법 |
CN101742281B (zh) * | 2008-11-10 | 2011-10-12 | 奇景光电股份有限公司 | 用以降低节目时钟参考抖动的解调制器装置与解调制方法 |
TWI363498B (en) * | 2008-12-03 | 2012-05-01 | Ind Tech Res Inst | A tri-mode delay type phase lock loop |
CN101998118B (zh) * | 2009-08-31 | 2012-11-21 | 奇景光电股份有限公司 | 降低节目时钟参考抖动的接收器与解调制方法 |
US8258831B1 (en) * | 2009-11-09 | 2012-09-04 | Marvell Israel (M.I.S.L) Ltd. | Method and apparatus for clock generator lock detector |
CN103529723B (zh) * | 2013-10-30 | 2015-10-28 | 中国兵器工业集团第二一四研究所苏州研发中心 | 一种零静态功耗防触发抖动定时开关电路 |
JP6435683B2 (ja) * | 2014-07-23 | 2018-12-12 | 株式会社ソシオネクスト | Pll回路および半導体集積回路 |
CN107154800B (zh) * | 2016-03-03 | 2020-02-28 | 中兴通讯股份有限公司 | 一种锁相环失锁的检测系统及检测方法 |
CN108183708B (zh) * | 2018-01-17 | 2022-04-15 | 上海艾为电子技术股份有限公司 | 相位锁定检测方法及其电路、锁相环 |
FR3079374B1 (fr) * | 2018-03-21 | 2020-04-17 | Stmicroelectronics (Rousset) Sas | Procede de gestion du fonctionnement d'une boucle a verrouillage de phase, et circuit integre correspondant |
US10992303B2 (en) * | 2019-06-19 | 2021-04-27 | The Regents Of The University Of California | Low-power, low-noise millimeter wavelength frequency synthesizer |
US11381247B1 (en) | 2021-04-07 | 2022-07-05 | United Microelectronics Corp. | Method of detecting jitter in clock of apparatus and apparatus utilizing same |
Family Cites Families (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2912406A1 (de) * | 1978-03-31 | 1979-10-18 | Citizen Watch Co Ltd | Frequenzteilersystem |
JPH0529932A (ja) * | 1991-07-24 | 1993-02-05 | Matsushita Electric Ind Co Ltd | クロツク切り換え装置 |
US5497126A (en) * | 1993-11-09 | 1996-03-05 | Motorola, Inc. | Phase synchronization circuit and method therefor for a phase locked loop |
JP3179382B2 (ja) * | 1997-08-27 | 2001-06-25 | 山形日本電気株式会社 | Pll回路 |
US6100767A (en) * | 1997-09-29 | 2000-08-08 | Sanyo Electric Co., Ltd. | Phase-locked loop with improved trade-off between lock-up time and power dissipation |
US6151076A (en) * | 1998-02-10 | 2000-11-21 | Tektronix, Inc. | System for phase-locking a clock to a digital audio signal embedded in a digital video signal |
US6308055B1 (en) * | 1998-05-29 | 2001-10-23 | Silicon Laboratories, Inc. | Method and apparatus for operating a PLL for synthesizing high-frequency signals for wireless communications |
US6104251A (en) * | 1998-08-31 | 2000-08-15 | Compaq Computer Corporation | Method and apparatus for providing transient suppression in a central processor unit (CPU) phase locked loop clock (PLL) clock signal synthesis circuit |
US6114888A (en) * | 1998-09-25 | 2000-09-05 | Conexant Systems, Inc. | Digital phase lock loop divider cycling method, apparatus, and communication system incorporating the same |
US6791379B1 (en) * | 1998-12-07 | 2004-09-14 | Broadcom Corporation | Low jitter high phase resolution PLL-based timing recovery system |
DE19946200A1 (de) * | 1999-09-27 | 2001-05-03 | Infineon Technologies Ag | Phasenregelkreis |
US6265947B1 (en) * | 2000-01-11 | 2001-07-24 | Ericsson Inc. | Power conserving phase-locked loop and method |
US6236278B1 (en) * | 2000-02-16 | 2001-05-22 | National Semiconductor Corporation | Apparatus and method for a fast locking phase locked loop |
WO2001067613A1 (fr) * | 2000-03-10 | 2001-09-13 | Sanyo Electric Co., Ltd. | Circuit pll |
JP2001285033A (ja) * | 2000-03-29 | 2001-10-12 | Sony Corp | シンセサイザ受信機 |
US6901127B1 (en) * | 2000-04-26 | 2005-05-31 | Sigmatel, Inc. | Method and apparatus for data recovery |
US6903617B2 (en) * | 2000-05-25 | 2005-06-07 | Silicon Laboratories Inc. | Method and apparatus for synthesizing high-frequency signals for wireless communications |
US6437616B1 (en) * | 2000-12-19 | 2002-08-20 | Ami Semiconductor, Inc. | Delay lock loop with wide frequency range capability |
US6512403B2 (en) * | 2001-02-14 | 2003-01-28 | Samsung Electronics Co., Ltd. | Phase-locked loop for reducing frequency lock time |
JP2002271193A (ja) * | 2001-03-06 | 2002-09-20 | Fujitsu Ltd | 位相同期発振器および通信装置 |
JP4567231B2 (ja) * | 2001-04-12 | 2010-10-20 | 株式会社日立製作所 | 波長変換器および波長多重光通信装置 |
US6504415B1 (en) * | 2001-08-28 | 2003-01-07 | Xilinx, Inc. | Clock distribution for improved jitter performance in high-speed communication circuits |
US6597249B2 (en) * | 2001-09-04 | 2003-07-22 | Prominenet Communications, Inc. | Fast coarse tuning control for PLL frequency synthesizer |
US7082178B2 (en) * | 2001-12-14 | 2006-07-25 | Seiko Epson Corporation | Lock detector circuit for dejitter phase lock loop (PLL) |
-
2003
- 2003-01-20 DE DE60302440T patent/DE60302440T2/de not_active Expired - Lifetime
- 2003-01-20 US US10/503,187 patent/US7606343B2/en not_active Expired - Lifetime
- 2003-01-20 JP JP2003565053A patent/JP4288178B2/ja not_active Expired - Fee Related
- 2003-01-20 WO PCT/IB2003/000130 patent/WO2003065586A2/en active IP Right Grant
- 2003-01-20 CN CNB038030691A patent/CN1332508C/zh not_active Expired - Fee Related
- 2003-01-20 AT AT03700162T patent/ATE311040T1/de not_active IP Right Cessation
- 2003-01-20 EP EP03700162A patent/EP1474872B1/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
JP2005516520A (ja) | 2005-06-02 |
WO2003065586A2 (en) | 2003-08-07 |
DE60302440D1 (de) | 2005-12-29 |
EP1474872B1 (en) | 2005-11-23 |
EP1474872A2 (en) | 2004-11-10 |
US7606343B2 (en) | 2009-10-20 |
DE60302440T2 (de) | 2006-08-03 |
US20050084051A1 (en) | 2005-04-21 |
CN1332508C (zh) | 2007-08-15 |
WO2003065586A3 (en) | 2003-11-27 |
CN1625839A (zh) | 2005-06-08 |
ATE311040T1 (de) | 2005-12-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4288178B2 (ja) | 低減されたクロックジッタを備える位相ロックループ | |
US5892380A (en) | Method for shaping a pulse width and circuit therefor | |
EP0644657B1 (en) | Phase-locked oscillator circuit | |
JP3665536B2 (ja) | 広帯域遅延ロックループ回路 | |
US10498344B2 (en) | Phase cancellation in a phase-locked loop | |
US10514720B1 (en) | Hitless switching when generating an output clock derived from multiple redundant input clocks | |
US7719329B1 (en) | Phase-locked loop fast lock circuit and method | |
US7663417B2 (en) | Phase-locked loop circuit | |
US9859903B2 (en) | Method and apparatus for fast phase locked loop (PLL) settling with reduced frequency overshoot | |
KR19990077940A (ko) | 위상검출기 | |
JP3649194B2 (ja) | Pll回路および光通信受信装置 | |
US6970047B1 (en) | Programmable lock detector and corrector | |
US7567642B2 (en) | Phase detector with extended linear operating range | |
US6456165B1 (en) | Phase error control for phase-locked loops | |
US7598816B2 (en) | Phase lock loop circuit with delaying phase frequency comparson output signals | |
JP3617456B2 (ja) | Pll回路および光通信受信装置 | |
JPS5957530A (ja) | 位相同期回路 | |
EP1662663B1 (en) | PLL circuit | |
CN115765728A (zh) | 一种鉴频鉴相器及锁相环 | |
CN207782771U (zh) | 一种锁相环 | |
CN108566199B (zh) | 一种锁相环及频率控制方法 | |
JP3561657B2 (ja) | 可変分周装置 | |
CN116865747A (zh) | 锁相环的频率锁定控制方法、频率锁定电路及芯片 | |
JP2000269807A (ja) | 位相ロックループおよび信号同期方法 | |
JPH0435929B2 (ja) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20060119 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20070323 |
|
A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20080424 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20080605 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20080610 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080910 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20081021 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090120 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20090303 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20090330 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120403 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130403 Year of fee payment: 4 |
|
LAPS | Cancellation because of no payment of annual fees |