[go: up one dir, main page]

FI952719A0 - Förfarande för framställning av en halvledaranordning - Google Patents

Förfarande för framställning av en halvledaranordning

Info

Publication number
FI952719A0
FI952719A0 FI952719A FI952719A FI952719A0 FI 952719 A0 FI952719 A0 FI 952719A0 FI 952719 A FI952719 A FI 952719A FI 952719 A FI952719 A FI 952719A FI 952719 A0 FI952719 A0 FI 952719A0
Authority
FI
Finland
Prior art keywords
manufacturing
semiconductor device
semiconductor
Prior art date
Application number
FI952719A
Other languages
English (en)
Finnish (fi)
Other versions
FI952719A (sv
Inventor
Sadao Nakashima
Katsutoshi Izumi
Norihiko Ohwada
Tatsuhiko Katayama
Original Assignee
Komatsu Denshi Kinzoku Kk
Nippon Telegraph & Telephone
Ntt Electronic Tech
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Komatsu Denshi Kinzoku Kk, Nippon Telegraph & Telephone, Ntt Electronic Tech filed Critical Komatsu Denshi Kinzoku Kk
Publication of FI952719A0 publication Critical patent/FI952719A0/sv
Publication of FI952719A publication Critical patent/FI952719A/sv

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/031Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
    • H10D30/0321Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
    • H10D30/0323Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon comprising monocrystalline silicon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76264SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/01Manufacture or treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76264SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
    • H01L21/76267Vertical isolation by silicon implanted buried insulating layers, e.g. oxide layers, i.e. SIMOX techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76264SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
    • H01L21/76281Lateral isolation by selective oxidation of silicon
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/981Utilizing varying dielectric thickness

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Element Separation (AREA)
  • Thin Film Transistor (AREA)
FI952719A 1994-06-03 1995-06-02 Förfarande för framställning av en halvledaranordning FI952719A (sv)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP14548694A JP3427114B2 (ja) 1994-06-03 1994-06-03 半導体デバイス製造方法

Publications (2)

Publication Number Publication Date
FI952719A0 true FI952719A0 (sv) 1995-06-02
FI952719A FI952719A (sv) 1995-12-04

Family

ID=15386379

Family Applications (1)

Application Number Title Priority Date Filing Date
FI952719A FI952719A (sv) 1994-06-03 1995-06-02 Förfarande för framställning av en halvledaranordning

Country Status (8)

Country Link
US (1) US5665613A (sv)
EP (1) EP0687002A3 (sv)
JP (1) JP3427114B2 (sv)
KR (1) KR0161611B1 (sv)
CZ (1) CZ281876B6 (sv)
FI (1) FI952719A (sv)
SG (1) SG93171A1 (sv)
TW (1) TW285769B (sv)

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW323388B (sv) * 1995-08-21 1997-12-21 Hyundai Electronics Ind
US5940691A (en) 1997-08-20 1999-08-17 Micron Technology, Inc. Methods of forming SOI insulator layers and methods of forming transistor devices
US6087242A (en) * 1998-02-26 2000-07-11 International Business Machines Corporation Method to improve commercial bonded SOI material
US6358819B1 (en) 1998-12-15 2002-03-19 Lsi Logic Corporation Dual gate oxide process for deep submicron ICS
US6180487B1 (en) 1999-10-25 2001-01-30 Advanced Micro Devices, Inc. Selective thinning of barrier oxide through masked SIMOX implant
US6476446B2 (en) 2000-01-03 2002-11-05 Advanced Micro Devices, Inc. Heat removal by removal of buried oxide in isolation areas
US6613643B1 (en) 2000-01-28 2003-09-02 Advanced Micro Devices, Inc. Structure, and a method of realizing, for efficient heat removal on SOI
KR100366923B1 (ko) * 2001-02-19 2003-01-06 삼성전자 주식회사 에스오아이 기판 및 이의 제조방법
JP2003264290A (ja) 2002-03-08 2003-09-19 Fujitsu Ltd 半導体装置及びその製造方法
US6737332B1 (en) 2002-03-28 2004-05-18 Advanced Micro Devices, Inc. Semiconductor device formed over a multiple thickness buried oxide layer, and methods of making same
US6707106B1 (en) 2002-10-18 2004-03-16 Advanced Micro Devices, Inc. Semiconductor device with tensile strain silicon introduced by compressive material in a buried oxide layer
FR2847077B1 (fr) 2002-11-12 2006-02-17 Soitec Silicon On Insulator Composants semi-conducteurs, et notamment de type soi mixtes, et procede de realisation
US7141459B2 (en) * 2003-03-12 2006-11-28 Taiwan Semiconductor Manufacturing Company, Ltd. Silicon-on-insulator ULSI devices with multiple silicon film thicknesses
JP2004281761A (ja) 2003-03-17 2004-10-07 Seiko Epson Corp 半導体装置およびその製造方法
US6946358B2 (en) * 2003-05-30 2005-09-20 International Business Machines Corporation Method of fabricating shallow trench isolation by ultra-thin SIMOX processing
JP2006128428A (ja) 2004-10-29 2006-05-18 Seiko Epson Corp 半導体基板、半導体装置、半導体基板の製造方法および半導体装置の製造方法
US7217604B2 (en) * 2005-01-31 2007-05-15 International Business Machines Corporation Structure and method for thin box SOI device
US20070099372A1 (en) * 2005-10-31 2007-05-03 Sailesh Chittipeddi Device having active regions of different depths
JP5130621B2 (ja) * 2005-11-24 2013-01-30 ソニー株式会社 半導体基板の製造方法
KR100759825B1 (ko) * 2006-09-29 2007-09-18 한국전자통신연구원 실리콘 집적 회로와 실리콘 광소자가 집적된 모놀리식 집적복합 소자 및 그 제조방법
US8110470B2 (en) * 2009-08-31 2012-02-07 Globalfoundries Singapore Pte. Ltd. Asymmetrical transistor device and method of fabrication

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2180540A1 (en) * 1972-04-20 1973-11-30 Favennec Pierre N Semiconductor devices prodn - by ion implantation
JPS5568651A (en) * 1978-11-20 1980-05-23 Nippon Telegr & Teleph Corp <Ntt> Manufacturing method of semiconductor device
JPS60144950A (ja) * 1984-01-06 1985-07-31 Nec Corp 半導体装置の製造方法
JPS61185950A (ja) * 1985-02-13 1986-08-19 Matsushita Electric Ind Co Ltd 半導体装置の製造方法
US4749660A (en) * 1986-11-26 1988-06-07 American Telephone And Telegraph Company, At&T Bell Laboratories Method of making an article comprising a buried SiO2 layer
FR2616590B1 (fr) * 1987-06-15 1990-03-02 Commissariat Energie Atomique Procede de fabrication d'une couche d'isolant enterree dans un substrat semi-conducteur par implantation ionique et structure semi-conductrice comportant cette couche
US5116771A (en) * 1989-03-20 1992-05-26 Massachusetts Institute Of Technology Thick contacts for ultra-thin silicon on insulator films
JP3012673B2 (ja) * 1990-08-21 2000-02-28 三菱電機株式会社 半導体装置の製造方法
JP2607399B2 (ja) * 1991-02-19 1997-05-07 日本電信電話株式会社 半導体基板の製造方法
IT1255764B (it) * 1992-05-15 1995-11-15 Enichem Struttura soi con ossido sottile e profondo ottenuta per impiantazioneionica ad alta energia e successivi trattamenti termici.
JP3036619B2 (ja) * 1994-03-23 2000-04-24 コマツ電子金属株式会社 Soi基板の製造方法およびsoi基板
US5399507A (en) * 1994-06-27 1995-03-21 Motorola, Inc. Fabrication of mixed thin-film and bulk semiconductor substrate for integrated circuit applications
US5488004A (en) * 1994-09-23 1996-01-30 United Microelectronics Corporation SOI by large angle oxygen implant

Also Published As

Publication number Publication date
KR960002698A (ko) 1996-01-26
US5665613A (en) 1997-09-09
JP3427114B2 (ja) 2003-07-14
EP0687002A2 (en) 1995-12-13
CZ143695A3 (en) 1996-11-13
SG93171A1 (en) 2002-12-17
CZ281876B6 (cs) 1997-03-12
KR0161611B1 (ko) 1999-02-01
FI952719A (sv) 1995-12-04
EP0687002A3 (en) 1996-11-13
JPH07335898A (ja) 1995-12-22
TW285769B (sv) 1996-09-11

Similar Documents

Publication Publication Date Title
FI952719A (sv) Förfarande för framställning av en halvledaranordning
KR960012575A (ko) 반도체 장치 제조 방법
DE69522195D1 (de) Herstellungsverfahren für Halbleiteranordnungen
GB2244597B (en) A method for manufacturing a semiconductor device
KR900012368A (ko) 반도체 장치의 제조 방법
KR960012574A (ko) 반도체장치 제조방법
EP0473150A3 (en) Method for fabricating a semiconductor device including a step for cleaning a semiconductor substrate
GB2299209B (en) Process for fabricating a semiconductor device
FI954241A (sv) Framställningsförfarande för en halvledaranordning
DE69518684D1 (de) Herstellungsverfahren für ein Feldeffekt-Halbleiterbauelement
GB2291536B (en) Method for manufacturing semiconductor device
FI956099A (sv) Förfarande för framställning av semikonduktoranordning
DE69625007D1 (de) Halbleiterelement-Herstellungsverfahren
KR910005477A (ko) 반도체 장치의 제조방법
KR910002006A (ko) 반도체 장치의 제조방법
GB2243951B (en) A method for fabricating semiconductor devices
GB2244375B (en) Method for manufacturing a semiconductor device
SE9400773D0 (sv) Anordning för tillverkning av väggmoduler
KR970046760U (ko) 진공 시스템을 갖는 반도체 소자 제조 장치
KR900013653A (ko) 반도체 장치의 제조방법
KR960027031U (ko) 반도체 제조장비용 공정용액 공급장치
KR970046617U (ko) 반도체 제조공정용 에이치 엠 디 에스 분사장치
DE69718733D1 (de) Herstellungsverfahren für Halbleiteranordnung
KR970046829U (ko) 반도체 제조공정용 언로드인덱서
SE9401841D0 (sv) Anordning/form för tillverkning av väggsektioner (moduler)