EP0369347A2 - Thermal print head - Google Patents
Thermal print head Download PDFInfo
- Publication number
- EP0369347A2 EP0369347A2 EP89120874A EP89120874A EP0369347A2 EP 0369347 A2 EP0369347 A2 EP 0369347A2 EP 89120874 A EP89120874 A EP 89120874A EP 89120874 A EP89120874 A EP 89120874A EP 0369347 A2 EP0369347 A2 EP 0369347A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- print head
- heating
- thermal print
- circuit element
- driver circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B41—PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
- B41J—TYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
- B41J2/00—Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
- B41J2/315—Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by selective application of heat to a heat sensitive printing or impression-transfer material
- B41J2/32—Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by selective application of heat to a heat sensitive printing or impression-transfer material using thermal heads
- B41J2/335—Structure of thermal heads
- B41J2/33555—Structure of thermal heads characterised by type
- B41J2/3357—Surface type resistors
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B41—PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
- B41J—TYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
- B41J2/00—Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed
- B41J2/315—Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by selective application of heat to a heat sensitive printing or impression-transfer material
- B41J2/32—Typewriters or selective printing mechanisms characterised by the printing or marking process for which they are designed characterised by selective application of heat to a heat sensitive printing or impression-transfer material using thermal heads
- B41J2/335—Structure of thermal heads
- B41J2/3359—Manufacturing processes
Definitions
- the present invention relates to a thermal print head for thermal recording and a method for manufacturing the same.
- thermal print heads which perform thermal recording through selective heating of heating elements
- only the heating elements are formed on an insulating substrate of ceramics or quartz, that is, they are formed separately from a print driver circuit section.
- the individual resistance elements are connected to the driver circuit section by wire-bonding or the like.
- a drive signal is supplied from the driver circuit section to each resistance element through a wire, whereby the resistance elements are selectively heated so that a thermal ink sheet is heated to effect thermal printing on a recording sheet.
- the thermal print heads of this type If the print dot pitch is fine, according to the thermal print heads of this type, the spaces between wiring conductors, which are connected to the heating elements, are so narrow that the heating elements and the print driver circuit section cannot be easily connected. Accordingly, the wiring conductors of the print head are fanned out from the heating-element side so that their extended portions are connected to the driver circuit section by wire-bonding.
- the wire-bonding is not a highly efficient method of connection, and the thermal print heads must be large-sized.
- bonding regions are protuberant. Since there is hardly any allowance for deformation after the bonding regions are sealed by means of resin, the configuration of the resulting assembly must be maintained before the bonding. Thus, the assembly work is a hard task, and the reliability of the products is lowered after prolonged use.
- the object of the present invention is to provide a thermal print head of high productivity, in which heating elements are arranged with high density, and a method for manufacturing the same.
- a thermal print head comprises: a single-crystal semiconductor substrate; a print driver circuit element formed by implanting an impurity into a predetermined region of the semiconductor substrate; a polycrystalline silicon layer formed on the semiconductor substrate and including a low-resistance region for heating; a thin-film conductor for wiring, the conductor connecting the print driver circuit element and the polycrystalline silicon layer; an external connecting terminal connected to the thin-film conductor; and an insulating protective film covering the print driver circuit element and the polycrystalline silicon layer.
- a method for manufacturing a thermal print head comprises: a process for forming an insulating layer on a semiconductor substrate; a process for forming a gate insulating layer after removing an active region of the insulating layer; a process for depositing polycrystalline silicon on the insulating layer and the gate insulating layer and forming a heating resistance element and a gate electrode by etching; a process for implanting an impurity at least into the heating resistance element, thereby increasing and reducing the impurity concentration and resistance value, respectively, of the heating resistance element; a process for implanting the impurity into an active region of the semiconductor substrate; a process for depositing a low-resistance metal to form a wiring conductor; and a process for depositing an insulating protective film on the whole surface of the resulting structure.
- Fig. 1 is an enlarged sectional view showing a thermal print head 1.
- the head 1 has a single crystal N-type silicon substrate 10.
- the head substrate 10 corresponds to one block of a single crystal silicon substrate with a diameter of 4 to 8 inches, generally called a wafer.
- the thermal print head 1 comprises an external terminal section 2, a print data holding circuit section 3, a print current supply section 4, a heating section 5, and an earthing diode section 6, formed on the silicon substrate 10.
- Each of thermal print heads 1, as shown in Fig. 1 is obtained by dividing the silicon wafer (i.e., the silicon substrate 10) into a number of blocks, forming sections 2 to 6 on the substrate the 10 for each block in parallel relation, and finally cutting off the block along the two-dot chain lines shown in Fig. 1.
- Fig. 3 is a block diagram of a circuit which is included in each individual thermal print head 1 shown in Fig. 1, that is, formed on the silicon substrate 10 for each block.
- the external terminal section 2 includes print a control terminal 2a, a data latch terminal 2b, a data input terminal 2c, and a shift clock terminal 2d.
- the print data holding circuit section 3 includes a shift register 3a, latch circuits 3b, and gate elements 3c, such as AND gates.
- the shift register 3a shifts image data inputted through the data input terminal 2c in synchronism with a clock signal inputted through the shift clock terminal 2d.
- Latch circuits 3b simultaneously latche all bits of the print data for one line, in response to a latch signal inputted through a data latch terminal 2b, when the print data is delivered to the register 3a.
- Gate elements 3c are connected to a print timing signal inputted through the print control terminal 2a.
- the print current supply section 4 is composed of high-current transistors.
- each transistor 4 is formed of an N-MOS-FET (N-type-channel Metal Oxide Semiconductor Field-Effect Transistor), as mentioned later.
- the print data holding circuit section 3 may be formed of a C-MOS-FET (Complementary Metal Oxide Semiconductor Fieldeffect Transistor).
- the heating section 5 includes heating elements respectively formed corresponding to each high-current transistor 4.
- the earthing diode section 6 serves to prevent the print current from flowing back into each heating element. The operation of each circuit element for printing is conventionally known, so that its description is omitted herein.
- the heating section 5 is formed near a boundary line to an adjacent block of the silicon substrate 10.
- a protuberance 12 is formed along one side edge (perpendicular to the drawing plane of Fig. 1) near the adjacent block.
- the protuberance 12 is covered by an insulating film 13 of SiO 2 , and heating resistance elements 14, made of polycrystalline silicon doped with an impurity, are formed on the surface of the film 13. Having a trapezoidal cross section, the protuberance 12 extends over the full width of the silicon substrate 10 (in the vertical direction of Fig. 1), as shown in Figs. 2A and 2B.
- Resistance elements 14 are arranged at regular pitches of 16 to 32 dots/mm along the longitudinal direction of the protuberance 12. In this case, each resistance element 14 is formed continuously extending from one base surface of the protuberance 12 to the other by way of the top surface of the protuberance 12.
- Element 14 is doped with a predetermined amount of phosphorus (P) ions as an impurity, thereby enjoying a predetermined sheet resistivity (tens of ohms/ ⁇ ).
- P phosphorus
- the total resistance of resistance element 14 depends on the implantation concentration of the P ions and its area. Accordingly, the total resistance is finally adjusted to tens to hundreds of ohms, depending on the amount of P-ion implantation and the unetched area. In this case, only a part portion of element 14 which faces the top surface of protuberance 12 is adjusted to the predetermined sheet resistance (tens of ohms/ ⁇ ), and the remaining portion is adjusted to a lower resistance. This will be described in detail later.
- a protective film 15 is formed on the surface of heating resistance elements 14. It may be formed as a double-layer structure of SiO 2 and SiN or a single-layer structure of SiON, employed resistance against oxidation and wear.
- a P-type region 16 is formed inside the top surface of silicon substrate 10 by implantation of boron (B) ions Formed inside A region 16 is a N-type region 17 doped with P ions.
- P- and N-type regions 16 and 17 constitute an earthing diode section 6.
- the whole surface of the N-type region 17 except its central portion is covered by insulating film 13 of SiO 2 .
- An one end 18 of heating resistance element 14 is connected to the top surface of the region 17.
- a high insulation protective film 19, made of phosphorus-silica glass (PSG) is formed on the one end 18 of the element 14 by the CVD (Chemical Vapor Deposition) method, and the protective film 15 is formed on a film 19.
- the silicon substrate 10 itself serves as the earth line 7.
- a bottom surface 10a of the silicon substrate 10 is preferably connected to a ground line of the an apparatus which incorporates the head.
- the transistor 4 for current supply is an N-MOS-FET.
- numeral 20 denotes a P-type region doped with B ions, and two N-type regions 21 doped with P ions are formed within P-type region 20. Regions 21 constitute source and drain electrodes, individually.
- Gate insulating films 22 and gate electrode 23 are formed in layers between the two N-type regions. Films 22 and electrode 23 are made of SiO 2 and polycrystalline silicon, respectively. The surfaces of members 22 and 23 are coated with insulating protective films 19. Wiring conductors 24 for the source and the drain are formed corresponding to two N-type regions 21.
- the gate electrode 23, like the heating resistance element 14, is doped with P ions, so that its resistance is low.
- One of conductors 24 is connected to the one end of resistance element 14.
- the protective film 15 also covers wiring conductors 24 and gate electrode 23. As seen from Fig. 1, each heating resistance element 14 is formed on the top surface of the protuberance 12, and its top surface projects above those of wiring conductors 24. If conductors 24 project above each resistance element 14, an identical portion of the protective film 15 which faces element 14 is depressed below the rest portion of the film 15 which face conductors 24.
- the shift register 3a, latch circuits 3b, and gate element 3c are respectively formed of C MOS-FETs.
- the C MOS FET comprising of the combination of an N MOS N-channel MOS) FET and a PMOS FET (P-channel MOS), as is generally known, is located adjacent to the transistor 4 for current supply. Although only one C MOS FET is shown in Fig. 1, a plurality of C MOS FETs are actually arranged even within the drawing plane of Fig. 1. The actual size (length as in Fig. 1) of the C MOS FET is not greater than one-tenth that of the transistor 4.
- the N MOS FET is constructed in the same manner as the transistor 4.
- the P-type region 25 doped with B ions is formed inside the top surface of the silicon substrate 10, and two N-type regions 26 doped with P ions are formed within P-type region 25.
- the gate insulating film 27 of SiO 2 and gate electrode 23 of the polycrystalline silicon are formed in layers between the two N-type regions.
- Wiring conductors 28 for a source and a drain are formed corresponding to two N-type regions 26.
- gate electrode 23 are doped with P ions, so that their resistances are low, and their Surfaces are covered with the insulating protective film 19.
- the protective film 15 is formed covering wiring conductors 28 and portions of the film 19 on gate electrodes 23.
- the P MOS FET is constructed in the same manner as the N MOS except that two P-type regions 29 are formed inside the top surface of the silicon substrate 10. More specifically, the gate insulating film 27, gate electrodes 23, and wiring conductors 28 are similar to those of the N MOS FET. Therefore, a description of those elements is omitted herein.
- Terminals 2a to 2d of the external terminal section 2 are formed as bump electrodes 11.
- a wiring conductor 30 is formed on the insulating film 13 and the insulating protective film 19, which are formed in layers on the silicon substrate 10.
- the conductor 30 serves to connect terminals 2a to 2d with the shift register 3a, latch circuits 3b, or gate element 3c.
- the whole surface of the wiring conductor 30 except a specific portion is covered by the protective film 15.
- the barrier metal 31 is formed on the specific portion of the conductor 30 which is exposed from the film 15.
- a bump electrode 11 is formed on the barrier metal 31.
- a Ti-W alloy a single or laminate structure of Ti, Cu, Ti-N, W, or W-Si may be used for the barrier metal.
- a gold- or solder-based alloy may be used for the bump electrode 11.
- Each thermal print head 1 is obtained by dividing one wafer into a number of blocks, simultaneously forming the required elements for each block, and finally cutting off the block. In the description to follow, only one block of the wafer will be mentioned.
- the single-crystal N-type silicon substrate (wafer) 10 is first prepared, and one side of the substrate 10 is etched so that the portion indicated by broken line is removed to form the protuberance 12.
- the etching thickness ranges from several micrometers to tens of micrometers.
- the etching may be prosecuted by plasma etching method, or be effected by the use of a chemical fluid consisting mainly of hydrofluoric acid.
- the silicon substrate 10 is heated to about 1,000° C for a thermal oxidation treatment, so that a SiO 2 film 33 is formed in and on the surface of the substrate 10.
- a photoresist film is patterned on the film 33 by photolithography. More specifically, the photoresist film is applied to the SiO 2 film 33, and is exposed to the light through a mask. The exposed photoresist film is developed to remove unnecessary portions. Thus, the photoresist film is patterned.
- the SiO 2 film 33 is etched so that unnecessary portions thereof, i.e., those portions corresponding to the respective P-type regions 16, 20 and 25 of the diode section 6, transistors 4, and the C MOS FETs are removed, as shown in Fig. 4B.
- B ions are implanted and diffused into those portions of the silicon substrate 10 cleared of the SiO 2 film 33, so that a multitude of the P-type regions 16, 20 and 25 are formed for each block, in the silicon substrate 10.
- the SiO 2 film 33 is removed. Then, a SiO 2 film 34 is formed over the whole surface of the resulting structure, and a photoresist film (not shown) is patterned on the surface of the film 34 by photolithography. Using this photoresist film as a mask, the region for the formation of the diode section 6, that is, the portion corresponding to the P-type region 16, is removed by etching, and the gate insulating film 35 is formed on the exposed portion, as shown in Fig. 4C. The P ions are implanted into the P-type region 16 of the diode section 6 through the insulating film 35, thus forming the N-type region 17. In this case, the gate insulating film 35 serves to prevent the surface of the N-type region 17 from being damaged by the implantation of the P ions.
- the SiO 2 film 34 and the gate insulating film 35 are removed by etching, and the silicon substrate 10 is subjected again to thermal oxidation treatment, whereby an SiO 2 film is formed on the surface of the substrate 10.
- a photoresist film is patterned on the surface Of the SiO 2 film by photolithography, and the SiO 2 film is etched with use of the photoresist film as a mask. Thereupon, those portions of the SiO 2 film which correspond to the respective P-type regions 20 and 25 of the transistor 4 and the C MOS FET and the region for the formation of the P MOS FET are removed, as shown in Fig. 4D.
- a polycrystalline silicon layer 36 is formed on the whole surface of the resulting structure by the CVD method using a monosilane (SiH 4 ) gas.
- the P ions are implanted throughout the layer 36, as shown in Fig. 4D, so that the P-ion concentration the layer 36 is increased, thereby reducing its resistance to a predetermined value.
- the P-ion concentration is previously adjusted in consideration of an increment corresponding to the amount of P ions implanted during the formation of the N-type regions 21 and 26 in a subsequent process (shown in Fig. 4F).
- the sheet resistance of the polycrystalline silicon layer 36 which ranges from several kilohms/ ⁇ to several megohms/ ⁇ before the P-ion implantation, is finally adjusted to tens of ohms/ ⁇ .
- the amount of P-ions implanted in those portions of the polycrystalline silicon layer 36 which correspond to the respective gate electrodes 23 of the transistor 4, the C MOS FET, etc. is equal to the amount in the portion corresponding to the heating resistance element 14.
- the amount of the P-ion implantation in the layer 36 can be increased by reimplanting the P ions only into the layer 36 with use of a resist mask, or by forming separate resist masks for separate processes.
- a photoresist film is patterned on the surface of the polycrystalline silicon layer 36 by photolithography, and the layer 36 is etched by using the photoresist film as a mask, so that unnecessary portions of the layer 36 are removed.
- the diode section 6, heating resistance elements 14, transistors 4, P-type regions 20 and 25, and gate electrodes 23 are formed in the manner shown in Fig. 4E.
- An essential requirement for each resistance element 14 is that it be able to heat only required heating portions to improve the resolution. In the present embodiment, therefore, the resistance inside a region A of each resistance element 14, shown in Figs. 2A and 2B, which corresponds to the top surface of the protuberance 12 is higher than the resistance outside.
- Fig. 2A shows a method in which slits S are formed in region A of each resistance element 14, so that the width of the electric conduction path in the region A is narrower than that of any other part outside the region A. In either case, the total resistance value of each resistance element 14 is adjusted to, e.g., tens to hundred of ohms.
- the gate insulating film 27 of the P MOS FET is masked by means of a photoresist film 37, and the P ions are implanted into the respective P-type regions 20 and 25 of the transistor 4 and the C MOS FET through the gate insulating film 22, thereby forming two sets of N-type regions 21 and 26, as shown in Fig. 4F. Regions 21 and 26 serve as sources and drains, respectively.
- a photoresist film 38 is patterned again on the whole surface of the resulting structure by photolithography, as shown in Fig. 4G. Then, using the film 38 as a mask, B ions are implanted into the silicon substrate 10 through the gate insulating film 27 of the P MOS FET, thereby forming two P-type regions 29. Regions 29 serve individually as a source and a drain.
- the photoresist film 38 is removed by etching.
- a photoresist film is patterned again on the structure by photolithography, and those portions of gate insulating films 22 and 27 which correspond to N-type regions 21 and 26 and P-type region 29 of the transistor 4 and the C MOS FET are removed by etching with use of the patterned photoresist film as a mask.
- an insulating protective film of the PSG is formed on the whole surface of the resulting structure by the normal-pressure CVD method.
- a photoresist film is patterned on the surface of the insulating protective film by photolithography, and the protective film is etched by using this photoresist film as a mask.
- one end 18 of the heating resistance element 14, the respective gate electrodes 23 of the transistor 4 and the C MOS FET, and the insulating film 13 are covered by the insulating protective film 19 of the PSG, as shown in Fig. 4H.
- an electrically conductive metal film such as Al, Al-Si, Mo, or W, is formed on the whole surface of the resulting structure by sputtering or vacuum evaporation.
- a photoresist film is patterned on the surface of the metal film by photolithography. Using this photoresist film as a mask, the metal film is etched to remove unnecessary portions.
- wiring conductors 24, 28 and 30 are formed on the portions corresponding to the respective N-type regions 21 and 26 of the transistor 4 and the C MOS FET, the portion corresponding to P-type region 29 of the P-MOS FET, and the portion corresponding to the bump electrode 11, as shown in Fig. 4I.
- Conductors 24 and 28 are connected electrically to N-type regions 21 and 26 and P-type region 29. In this case, one of wiring conductors 24 of the transistor 4 is also connected electrically to the resistance element 14.
- the protective film 15 is formed on the whole surface of the resulting structure by sputtering or vacuum evaporation, as shown in Fig. 4J.
- the film 15 is a double-layer structure of the SiO 2 and SiN or a single-layer structure of SiON, having resistance against oxidation and wear, and may be formed by the CVD method or the like. Further, that portion of the protective film 15 which corresponds to the protuberance 12 is raised above other portions.
- a photoresist film is patterned on the surface of the protective film 15 by photolithography. Using this photoresist film as a mask, the film 15 is etched so that an unnecessary portion, i.e., the portion corresponding to the bump electrode 11, is removed, as shown in Fig. 4K. Thereafter, the photoresist film is removed, and a Ti-W alloy, as a barrier metal, and Au, as a metal for intimate contact, are deposited Successively on the whole surface of the etched protective film by vacuum evaporation or sputtering, thereby forming the metal layer 32. Further, a resist 39 is deposited on the surface of the layer 32 by spin coating, and the bump forming region is removed by etching. The etched portion is plated with Au, thus forming the bump electrode 11. The height of the bump electrode 11 is adjusted to about 10 to 30 ⁇ m, in order to maximize the strength of bonding between the electrode 11 and an external electrode.
- the resist 39 and the whole region of the metal layer 32 except the portion corresponding to the bump electrode 11 are removed successively by etching. Thereupon, each block of the wafer is brought to the state shown in Fig. 1. Finally, the silicon substrate 10 is diced into individual blocks along the two-dot chain lines of Fig. 1. Thus, the thermal print head 1 of the present invention is obtained.
- the thermal print head 1 is in the form of a substantially rectangular plate.
- a heating element region 40 which has a number of the heating resistance elements 14 and earthing diodes 6 thereon, is formed on one side edge of the silicon substrate 10.
- a print driver circuit element region 41 which is provided with transistors 4 for current supply and elements for print data transfer, is formed in the central portion of the substrate 10, and bump electrodes 11 are formed along the other side edge of the substrate 10. Bump electrodes 11 are connected to one end of a flexible connector 42, the other end of which is connected to a circuit substrate 43 (Fig. 7) of the apparatus.
- Wires 45 which are composed of copper leaf plated with solder, are formed on one side of the connector 42.
- the respective one ends of wires 45 are disposed on bump electrodes 11, and are bonded thereto at a time by means of a heat-pressure bonding device 46.
- the junction is covered by an insulating adhesive agent 47, such as silicone rubber (Fig. 7).
- the respective other ends of wires 45 are temporarily bonded to the circuit substrate 43 by means of the bonding device 46. Also in this case, the junction is covered by the insulating adhesive agent 47.
- the circuit substrate 43 supplies the thermal print head 1 with an image signal, a clock signal, a strobe signal, and an enable signal, thereby driving the head.
- the thermal print head 1 thus connected to the flexible connector 42, is bent at the portion corresponding to the connector 42, and is kept tilted with the heating element region 40 downward, as shown in Fig. 7.
- heating resistance elements 14 are selectively heated. Thereupon, ink on a thermal ink sheet 48 is transferred to a recording sheet 49 by the resulting heat, thereby effecting thermal recording.
- that portion of protective film 15 which corresponds to the protuberance 12 projects above the other portions. Therefore, the surface of only that portion of the film 15 which faces each resistance element 14 can be satisfactorily brought into intimate contact with the ink sheet 48. Thus, a distinct thermal recording can be effected. Since resistance elements 14 are connected to earthing diodes 6, in particular, electric current can be securely prevented from flowing backward by diodes 6. Thus, the thermal recording can be effected with high resolution.
- the present invention is not limited to the embodiment described above, and that various changes and modifications may be effected therein by one skilled in the art without departing from the scope or spirit of the invention.
- the thermal print head 1 may be brought directly into contact with a thermal paper sheet for thermal recording.
- the one end of each heating resistance element 14 need not always be connected to its corresponding diode 6, and may alternatively be connected to a wiring conductor as an earth line.
- N-type regions 17, 21 and 26 and P-type region 29, in the embodiment described above, are formed by ion implantation, they may alternatively be formed by thermal diffusion.
- P ions are diffused into P-type regions 20 and 25 after removing gate insulating films 22 and 27 by etching. In this case, P ions are implanted into resistance element 14 in a separate process.
- P-type region 29 is formed after N-type regions 21 and 26 are formed.
- N-type regions 21 and 26 may be formed after P-type region 29 is formed.
- the polycrystalline silicon layer 36 may be formed after N-type regions 21 and 26 and P-type region 29 are formed.
- the heating element region 40 is located close to the side edge portion of the silicon substrate 10, as seen from Fig. 7, in order that the region 40 can be brought into intimate contact with the recording sheet 49.
- conventional earthing conductors require a width of several millimeters to several centimeters.
- earthing diodes 6 are arranged in place of the earthing conductors, so that heating resistance elements 14 can be located much closer to the side edge portion of the silicon substrate 10 than in the conventional arrangement.
- the resistance elements 14 may, however, be located close to the side edge portion of the silicon substrate 10 by using any other suitable means. The following is a description of an example of such means.
- Figs. 8 to 10 show a thermal print head 1' according to a second embodiment of the present invention.
- Fig. 8 is an enlarged sectional view of the thermal print head 1' .
- the head 1' comprises the external terminal section 2, print data holding circuit section 3, print current supply section 4, and heating section 8.
- the heating section 8 corresponds to the heating section 4 of the thermal print head 1 of the first embodiment.
- the greatest difference between heads 1 and 1' lies in that the head 1' does not comprise the earthing diode section 6. Instead, the thermal print head 1' comprises a common conductor for connecting all heating resistance elements in common. In contrast with the case of the conventional thermal print head, however, the common conductor is formed on an insulating layer which overlies individual selective conductors.
- numeral 51 denotes a glazed layer of, e.g., SiO 2 or SiN.
- the glazed layer 51 is formed on the silicon Substrate 10, for example, in a manner such that no other elements are on the substrate. It serves to store the heat produced in the heating resistance elements mentioned later, and delay the dissipation of the heat from substrate 10.
- the glazed layer 51 is covered by an insulating film 13' of SiO 2 and an insulating protective film 19'. Films 13' and 19' correspond to insulating film 13 and the insulating protective film 19, respectively, of the first embodiment.
- the heating resistance element 50 is formed on that portion of the insulating protective film 19' which corresponds to the glazed layer 51. One end 50a of the resistance element 50, which extends to that portion of the film 19' around the layer 51, is connected to a selective conductor 52.
- heating resistance elements 50 are arranged along one side edge 10b of the silicon substrate 10. Each resistance element 50 has a zigzag shape.
- Each heating resistance element 50 has an other end 50b which extends in the same direction as one end 50a.
- the element 50 is covered by a protective film 15'.
- a hole 53 is bored through that portion of the resistance element 50 which faces the other end 50b.
- Formed on the protective film 15' is a common conductor 54 which extends at right angles to each selective conductor 52.
- the other end 50b of each resistance element 50 is connected to the common conductor 54 via through hole 53.
- a heat conductor film 55 is formed on that portion of the protective film 15' which faces the heating resistance element 50.
- the film 15' is formed of a rigid layer of metal, such as Mo or W. It serves to store the heat temporarily, thereby easing the heat dissipation, and to make the temperature inside the area for the heat conductor film 55 uniform.
- the respective upper surfaces of the heat conductor film 55 and the common conductor 54 are covered by a protective film 56.
- the common conductor 54 which extends along the other side edge portion of the silicon substrate 10, is connected to the earthing terminal 2e, as shown in Fig. 10.
- Fig. 10 shows a layout of element forming portions of the thermal print head 1'.
- the silicon substrate 10 is cut along the two-dot chain lines of Fig. 8, whereby each individual thermal print head 1 shown in Fig. 10 is obtained.
- the common conductor 54 is disposed on the selective conductors 52, so that the heating section can be brought very close to one side edge 10b of the silicon substrate 10.
- Fig. 11 shows a modification of the heating section 8.
- each heating resistance element 50' has an other end 50b in common with its adjacent resistance element 50''.
- the resistance elements 50' and 50'' are alternately arranged along the one side edge 10b of the substrate 10.
- Each two adjacent resistance elements 50' and 50'' are formed integrally with each other by means of a common line 50c.
- the line 50c is connected, at other end 50b, to the common conductor 54 via the hole 53.
- the heating resistance elements 50' and 50'' are linearly symmetrical with respect to common line 50c. Ends 50a of resistance elements 50' and 50'' are connected to their corresponding selective conductors 52. In this wire arrangement. elements 50' amd 50'' are driven in a time-sharing mode.
- each selective conductor 52 connected to one end 50a of each corresponding resistance element 50'' is cut off by means of a switching element (not shown).
- each selective conductor 52 connected to one end 50a of each corresponding resistance element 50' is dead.
- the thermal print head 1' of the second embodiment can be connected to circuit substrate 43 by means of the flexible connector 42, as shown in Fig. 7, when it is used.
- thermal print heads 1 or 1' may be arranged on an insulating substrate so that a thermal printing apparatus can be constructed having a longer heating section.
- the following is a description of the thermal printing apparatus.
- Fig. 12 shows a thermal printing apparatus 60 with a long heating section used in a line printer or facsimile.
- the thermal print head 1' of the second embodiment will be described. It is to be understood, however, that the thermal printing apparatus 60 of the same construction can be obtained with use of the thermal print head 1 of the first embodiment.
- the thermal printing apparatus 60 includes a supporting substrate 61.
- the substrate 61 which is formed of ceramics, metal, quartz, etc., is wide enough to carry the thermal print, heads 1' in two lines. Thus, a number of heads 1' are arranged in two lines on the substrate 61.
- the heads 1' are oriented so that their side edges 10b, along which heating resistance elements 50 are arranged, are directed to the center of the supporting substrate 61.
- the thermal print heads 1' are arranged substantially alternately along the two lines so that each print head 1' overlaps its adjacent print heads 1' only at the opposite end portions of its side edge 10b, with respect to the longitudinal direction. In this case, heads 1' are relatively situated so as to maintain pitch P of heating resistance elements 50.
- the distance between the last (or first) resistance element 50 of each head 1' and the first (or last) resistance element 50 of each adjacent head 1' is equal to pitch P of elements 50.
- the thermal print heads 1' are positioned and bonded on the supporting substrate 61, with side edges 10b of their respective silicon substrates 10 in intimate contact so that their heating resistance elements 50 are situated close to one another.
- the flexible connector 42 is connected to terminals 2a to 2e of each head 1', as shown in Fig. 6.
- the connectors 42 is also connected to, e.g., a circuit substrate (not shown) of the apparatus.
- the thermal printing apparatus 60 of this type can be applied to a line printer or facsimile, despite the use of a single-crystal semiconductor wafer for the substrate.
- heating resistance elements 50 are located close to one side edge 10b of the silicon substrate 10, so that all the resistance elements can be pressed against the recording sheet under substantially uniform conditions.
- the apparatus can enjoy improved print quality.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Electronic Switches (AREA)
Abstract
Description
- The present invention relates to a thermal print head for thermal recording and a method for manufacturing the same.
- In conventional thermal print heads which perform thermal recording through selective heating of heating elements, only the heating elements are formed on an insulating substrate of ceramics or quartz, that is, they are formed separately from a print driver circuit section. The individual resistance elements are connected to the driver circuit section by wire-bonding or the like. In these thermal print heads, a drive signal is supplied from the driver circuit section to each resistance element through a wire, whereby the resistance elements are selectively heated so that a thermal ink sheet is heated to effect thermal printing on a recording sheet.
- If the print dot pitch is fine, according to the thermal print heads of this type, the spaces between wiring conductors, which are connected to the heating elements, are so narrow that the heating elements and the print driver circuit section cannot be easily connected. Accordingly, the wiring conductors of the print head are fanned out from the heating-element side so that their extended portions are connected to the driver circuit section by wire-bonding. However, the wire-bonding is not a highly efficient method of connection, and the thermal print heads must be large-sized.
- According to the wire-bonding method, moreover, bonding regions are protuberant. Since there is hardly any allowance for deformation after the bonding regions are sealed by means of resin, the configuration of the resulting assembly must be maintained before the bonding. Thus, the assembly work is a hard task, and the reliability of the products is lowered after prolonged use.
- Recently, therefore, a novel arrangement has been proposed such that heating elements and print driver circuit elements for heating the heating elements are formed together on one and the same insulating substrate.
- The object of the present invention is to provide a thermal print head of high productivity, in which heating elements are arranged with high density, and a method for manufacturing the same.
- A thermal print head according to the present invention comprises: a single-crystal semiconductor substrate; a print driver circuit element formed by implanting an impurity into a predetermined region of the semiconductor substrate; a polycrystalline silicon layer formed on the semiconductor substrate and including a low-resistance region for heating; a thin-film conductor for wiring, the conductor connecting the print driver circuit element and the polycrystalline silicon layer; an external connecting terminal connected to the thin-film conductor; and an insulating protective film covering the print driver circuit element and the polycrystalline silicon layer.
- A method for manufacturing a thermal print head according to the present invention comprises: a process for forming an insulating layer on a semiconductor substrate; a process for forming a gate insulating layer after removing an active region of the insulating layer; a process for depositing polycrystalline silicon on the insulating layer and the gate insulating layer and forming a heating resistance element and a gate electrode by etching; a process for implanting an impurity at least into the heating resistance element, thereby increasing and reducing the impurity concentration and resistance value, respectively, of the heating resistance element; a process for implanting the impurity into an active region of the semiconductor substrate; a process for depositing a low-resistance metal to form a wiring conductor; and a process for depositing an insulating protective film on the whole surface of the resulting structure.
- This invention can be more fully understood from the following detailed description when taken in conjunction with the accompanying drawings, in which:
- Fig. 1 is an enlarged sectional view showing a thermal print head according to a first embodiment of the present invention;
- Fig. 2A is an enlarged plan view for illustrating an arrangement of a heating section shown in Fig. 1;
- Fig. 2B is an enlarged plan view showing a modification of the heating section shown in Fig. 2A;
- Fig. 3 is a block diagram of a circuit in the thermal print head of Fig. 1;
- Figs. 4A to 4K are enlarged sectional views showing individual processes for manufacturing the thermal print head of Fig. 1;
- Fig. 5 is a plan view showing a state in which a flexible connector is connected to the thermal print head of Fig. 1;
- Fig. 6 is a side view for illustrating a method for the connection shown in Fig. 5;
- Fig. 7 is a side view showing an example of use of the thermal print head of Fig. 1;
- Fig. 8 is an enlarged sectional view showing a thermal print head according to a second embodiment of the invention;
- Fig. 9 is an enlarged sectional view for illustrating an arrangement of a heating section shown in Fig. 8;
- Fig. 10 shows a layout of circuit components of the thermal print head shown in Fig. 8;
- Fig. 11 is an enlarged sectional view showing a modification of the heating section shown in Fig. 9; and
- Fig. 12 is a plan view of a thermal printing apparatus constructed using the thermal print head of Fig. 8.
- Fig. 1 is an enlarged sectional view showing a
thermal print head 1. Thehead 1 has a single crystal N-type silicon substrate 10. Thehead substrate 10 corresponds to one block of a single crystal silicon substrate with a diameter of 4 to 8 inches, generally called a wafer. Thethermal print head 1 comprises anexternal terminal section 2, a print dataholding circuit section 3, a printcurrent supply section 4, aheating section 5, and anearthing diode section 6, formed on thesilicon substrate 10. Each ofthermal print heads 1, as shown in Fig. 1, is obtained by dividing the silicon wafer (i.e., the silicon substrate 10) into a number of blocks, formingsections 2 to 6 on the substrate the 10 for each block in parallel relation, and finally cutting off the block along the two-dot chain lines shown in Fig. 1. - Fig. 3 is a block diagram of a circuit which is included in each individual
thermal print head 1 shown in Fig. 1, that is, formed on thesilicon substrate 10 for each block. - The
external terminal section 2 includes print acontrol terminal 2a, adata latch terminal 2b, adata input terminal 2c, and ashift clock terminal 2d. The print dataholding circuit section 3 includes ashift register 3a,latch circuits 3b, andgate elements 3c, such as AND gates. Theshift register 3a shifts image data inputted through thedata input terminal 2c in synchronism with a clock signal inputted through theshift clock terminal 2d.Latch circuits 3b simultaneously latche all bits of the print data for one line, in response to a latch signal inputted through adata latch terminal 2b, when the print data is delivered to theregister 3a.Gate elements 3c are connected to a print timing signal inputted through theprint control terminal 2a. The printcurrent supply section 4 is composed of high-current transistors. Preferably, eachtransistor 4 is formed of an N-MOS-FET (N-type-channel Metal Oxide Semiconductor Field-Effect Transistor), as mentioned later. The print dataholding circuit section 3 may be formed of a C-MOS-FET (Complementary Metal Oxide Semiconductor Fieldeffect Transistor). Theheating section 5 includes heating elements respectively formed corresponding to each high-current transistor 4. Theearthing diode section 6 serves to prevent the print current from flowing back into each heating element. The operation of each circuit element for printing is conventionally known, so that its description is omitted herein. - It is to be noted, however, that all the circuit elements from the print data holding circuit to heating elements, in the
thermal print head 1 shown in Fig. 3, are formed on one and thesame silicon substrate 10. Accordingly, this circuit arrangement requires no bonding work. Moreover, the external terminal section requires use of only some control terminals as well as the data input terminals. It is to be understood, therefore, that theprint head 1 and a control circuit substrate (not shown) can be bonded together with very high efficiency and reliability. - Arrangements of the individual sections will now be described in regular succession.
- The
heating section 5 is formed near a boundary line to an adjacent block of thesilicon substrate 10. Aprotuberance 12 is formed along one side edge (perpendicular to the drawing plane of Fig. 1) near the adjacent block. - The
protuberance 12 is covered by aninsulating film 13 of SiO2, andheating resistance elements 14, made of polycrystalline silicon doped with an impurity, are formed on the surface of thefilm 13. Having a trapezoidal cross section, theprotuberance 12 extends over the full width of the silicon substrate 10 (in the vertical direction of Fig. 1), as shown in Figs. 2A and 2B.Resistance elements 14 are arranged at regular pitches of 16 to 32 dots/mm along the longitudinal direction of theprotuberance 12. In this case, eachresistance element 14 is formed continuously extending from one base surface of theprotuberance 12 to the other by way of the top surface of theprotuberance 12.Element 14 is doped with a predetermined amount of phosphorus (P) ions as an impurity, thereby enjoying a predetermined sheet resistivity (tens of ohms/□). Thus, the total resistance ofresistance element 14 depends on the implantation concentration of the P ions and its area. Accordingly, the total resistance is finally adjusted to tens to hundreds of ohms, depending on the amount of P-ion implantation and the unetched area. In this case, only a part portion ofelement 14 which faces the top surface ofprotuberance 12 is adjusted to the predetermined sheet resistance (tens of ohms/□), and the remaining portion is adjusted to a lower resistance. This will be described in detail later. Aprotective film 15 is formed on the surface ofheating resistance elements 14. It may be formed as a double-layer structure of SiO2 and SiN or a single-layer structure of SiON, employed resistance against oxidation and wear. - A P-
type region 16 is formed inside the top surface ofsilicon substrate 10 by implantation of boron (B) ions Formed inside Aregion 16 is a N-type region 17 doped with P ions. P- and N-type regions diode section 6. The whole surface of the N-type region 17 except its central portion is covered by insulatingfilm 13 of SiO2. An oneend 18 ofheating resistance element 14 is connected to the top surface of theregion 17. A high insulationprotective film 19, made of phosphorus-silica glass (PSG), is formed on the oneend 18 of theelement 14 by the CVD (Chemical Vapor Deposition) method, and theprotective film 15 is formed on afilm 19. Thesilicon substrate 10 itself serves as theearth line 7. In actually using the thermal print head of this type, a bottom surface 10a of thesilicon substrate 10 is preferably connected to a ground line of the an apparatus which incorporates the head. - As mentioned before, the
transistor 4 for current supply is an N-MOS-FET. In Fig. 1, numeral 20 denotes a P-type region doped with B ions, and two N-type regions 21 doped with P ions are formed within P-type region 20.Regions 21 constitute source and drain electrodes, individually.Gate insulating films 22 andgate electrode 23 are formed in layers between the two N-type regions.Films 22 andelectrode 23 are made of SiO2 and polycrystalline silicon, respectively. The surfaces ofmembers protective films 19.Wiring conductors 24 for the source and the drain are formed corresponding to two N-type regions 21. In this case, thegate electrode 23, like theheating resistance element 14, is doped with P ions, so that its resistance is low.Conductors 24, which are formed of low resistance metal, such as Aℓ, Aℓ-Si, Mo, W etc., are connected individually to N-type regions 21. One ofconductors 24 is connected to the one end ofresistance element 14. Theprotective film 15 also coverswiring conductors 24 andgate electrode 23. As seen from Fig. 1, eachheating resistance element 14 is formed on the top surface of theprotuberance 12, and its top surface projects above those ofwiring conductors 24. Ifconductors 24 project above eachresistance element 14, an identical portion of theprotective film 15 which faceselement 14 is depressed below the rest portion of thefilm 15 which faceconductors 24. As a result, a gap is formed between the identical portion of theprotective film 15 and a thermal ink sheet 48 (mentioned later), so that a heat conduction loss is entailed. In thethermal print head 1 of the present invention, however, the identical portion of theprotective film 15 which faces eachresistance element 14 projects above the rest of thefilm 15 on either side thereof, as seen from Fig. 1. This arrangement is highly effective in bringing thesurface film 15 into intimate contact with thethermal ink sheet 48. - The
shift register 3a,latch circuits 3b, andgate element 3c are respectively formed of C MOS-FETs. The C MOS FET, comprising of the combination of an N MOS N-channel MOS) FET and a PMOS FET (P-channel MOS), as is generally known, is located adjacent to thetransistor 4 for current supply. Although only one C MOS FET is shown in Fig. 1, a plurality of C MOS FETs are actually arranged even within the drawing plane of Fig. 1. The actual size (length as in Fig. 1) of the C MOS FET is not greater than one-tenth that of thetransistor 4. The N MOS FET is constructed in the same manner as thetransistor 4. More specifically, the P-type region 25 doped with B ions is formed inside the top surface of thesilicon substrate 10, and two N-type regions 26 doped with P ions are formed within P-type region 25. Thegate insulating film 27 of SiO2 andgate electrode 23 of the polycrystalline silicon are formed in layers between the two N-type regions.Wiring conductors 28 for a source and a drain are formed corresponding to two N-type regions 26. Also in this case,gate electrode 23 are doped with P ions, so that their resistances are low, and their Surfaces are covered with the insulatingprotective film 19. Theprotective film 15 is formed coveringwiring conductors 28 and portions of thefilm 19 ongate electrodes 23. - The P MOS FET is constructed in the same manner as the N MOS except that two P-
type regions 29 are formed inside the top surface of thesilicon substrate 10. More specifically, thegate insulating film 27,gate electrodes 23, andwiring conductors 28 are similar to those of the N MOS FET. Therefore, a description of those elements is omitted herein. -
Terminals 2a to 2d of the externalterminal section 2 are formed asbump electrodes 11. Awiring conductor 30 is formed on the insulatingfilm 13 and the insulatingprotective film 19, which are formed in layers on thesilicon substrate 10. Theconductor 30 serves to connectterminals 2a to 2d with theshift register 3a,latch circuits 3b, orgate element 3c. The whole surface of thewiring conductor 30 except a specific portion is covered by theprotective film 15. Thebarrier metal 31 is formed on the specific portion of theconductor 30 which is exposed from thefilm 15. Abump electrode 11 is formed on thebarrier metal 31. Besides a Ti-W alloy, a single or laminate structure of Ti, Cu, Ti-N, W, or W-Si may be used for the barrier metal. A gold- or solder-based alloy may be used for thebump electrode 11. - Referring now to Figs. 4A to 4K, processes for manufacturing the
thermal print head 1 with the aforementioned construction will be described. - Each
thermal print head 1 is obtained by dividing one wafer into a number of blocks, simultaneously forming the required elements for each block, and finally cutting off the block. In the description to follow, only one block of the wafer will be mentioned. - As shown in Fig. 4A, the single-crystal N-type silicon substrate (wafer) 10 is first prepared, and one side of the
substrate 10 is etched so that the portion indicated by broken line is removed to form theprotuberance 12. In this case, the etching thickness ranges from several micrometers to tens of micrometers. The etching may be prosecuted by plasma etching method, or be effected by the use of a chemical fluid consisting mainly of hydrofluoric acid. - Thereafter, the
silicon substrate 10 is heated to about 1,000° C for a thermal oxidation treatment, so that a SiO2 film 33 is formed in and on the surface of thesubstrate 10. Then, a photoresist film is patterned on thefilm 33 by photolithography. More specifically, the photoresist film is applied to the SiO2 film 33, and is exposed to the light through a mask. The exposed photoresist film is developed to remove unnecessary portions. Thus, the photoresist film is patterned. Using the patterned photoresist film as a mask, the SiO2 film 33 is etched so that unnecessary portions thereof, i.e., those portions corresponding to the respective P-type regions diode section 6,transistors 4, and the C MOS FETs are removed, as shown in Fig. 4B. B ions are implanted and diffused into those portions of thesilicon substrate 10 cleared of the SiO2 film 33, so that a multitude of the P-type regions silicon substrate 10. - Thereafter, the SiO2 film 33 is removed. Then, a SiO2 film 34 is formed over the whole surface of the resulting structure, and a photoresist film (not shown) is patterned on the surface of the
film 34 by photolithography. Using this photoresist film as a mask, the region for the formation of thediode section 6, that is, the portion corresponding to the P-type region 16, is removed by etching, and thegate insulating film 35 is formed on the exposed portion, as shown in Fig. 4C. The P ions are implanted into the P-type region 16 of thediode section 6 through the insulatingfilm 35, thus forming the N-type region 17. In this case, thegate insulating film 35 serves to prevent the surface of the N-type region 17 from being damaged by the implantation of the P ions. - Thereafter, the SiO2 film 34 and the
gate insulating film 35 are removed by etching, and thesilicon substrate 10 is subjected again to thermal oxidation treatment, whereby an SiO2 film is formed on the surface of thesubstrate 10. A photoresist film is patterned on the surface Of the SiO2 film by photolithography, and the SiO2 film is etched with use of the photoresist film as a mask. Thereupon, those portions of the SiO2 film which correspond to the respective P-type regions transistor 4 and the C MOS FET and the region for the formation of the P MOS FET are removed, as shown in Fig. 4D. In this state, that portion (not shown) of the SiO2 film which corresponds to thediode section 6 is not removed. Then,gate insulating films film 13 of SiO2 andgate insulating films type region 17 of thediode section 6 is then removed. As a result, the single-crystal silicon can be brought into contact with N-type region 17. - Further, a
polycrystalline silicon layer 36 is formed on the whole surface of the resulting structure by the CVD method using a monosilane (SiH4) gas. The P ions are implanted throughout thelayer 36, as shown in Fig. 4D, so that the P-ion concentration thelayer 36 is increased, thereby reducing its resistance to a predetermined value. In this case, the P-ion concentration is previously adjusted in consideration of an increment corresponding to the amount of P ions implanted during the formation of the N-type regions polycrystalline silicon layer 36, which ranges from several kilohms/□ to several megohms/□ before the P-ion implantation, is finally adjusted to tens of ohms/□ . In this case, only one process is needed provided the amount of P-ions implanted in those portions of thepolycrystalline silicon layer 36 which correspond to therespective gate electrodes 23 of thetransistor 4, the C MOS FET, etc. is equal to the amount in the portion corresponding to theheating resistance element 14. The amount of the P-ion implantation in thelayer 36 can be increased by reimplanting the P ions only into thelayer 36 with use of a resist mask, or by forming separate resist masks for separate processes. - Thereafter, a photoresist film is patterned on the surface of the
polycrystalline silicon layer 36 by photolithography, and thelayer 36 is etched by using the photoresist film as a mask, so that unnecessary portions of thelayer 36 are removed. Thereupon, thediode section 6,heating resistance elements 14,transistors 4, P-type regions gate electrodes 23 are formed in the manner shown in Fig. 4E. An essential requirement for eachresistance element 14 is that it be able to heat only required heating portions to improve the resolution. In the present embodiment, therefore, the resistance inside a region A of eachresistance element 14, shown in Figs. 2A and 2B, which corresponds to the top surface of theprotuberance 12 is higher than the resistance outside. If the sectional area of theresistance element 14 is uniform, as shown in Fig. 2A, the P-ion density in the region A of eachresistance element 14 is made lower than in any other region, or the portions outside the region A are doped with B ions. Fig. 2B shows a method in which slits S are formed in region A of eachresistance element 14, so that the width of the electric conduction path in the region A is narrower than that of any other part outside the region A. In either case, the total resistance value of eachresistance element 14 is adjusted to, e.g., tens to hundred of ohms. - Subsequently, the
gate insulating film 27 of the P MOS FET is masked by means of aphotoresist film 37, and the P ions are implanted into the respective P-type regions transistor 4 and the C MOS FET through thegate insulating film 22, thereby forming two sets of N-type regions Regions - After the
photoresist film 37 is removed by etching, aphotoresist film 38 is patterned again on the whole surface of the resulting structure by photolithography, as shown in Fig. 4G. Then, using thefilm 38 as a mask, B ions are implanted into thesilicon substrate 10 through thegate insulating film 27 of the P MOS FET, thereby forming two P-type regions 29.Regions 29 serve individually as a source and a drain. - Thereafter, the
photoresist film 38 is removed by etching. A photoresist film is patterned again on the structure by photolithography, and those portions ofgate insulating films type regions type region 29 of thetransistor 4 and the C MOS FET are removed by etching with use of the patterned photoresist film as a mask. Then, an insulating protective film of the PSG is formed on the whole surface of the resulting structure by the normal-pressure CVD method. A photoresist film is patterned on the surface of the insulating protective film by photolithography, and the protective film is etched by using this photoresist film as a mask. Thus, oneend 18 of theheating resistance element 14, therespective gate electrodes 23 of thetransistor 4 and the C MOS FET, and the insulatingfilm 13 are covered by the insulatingprotective film 19 of the PSG, as shown in Fig. 4H. - Subsequently, an electrically conductive metal film, such as Aℓ, Aℓ-Si, Mo, or W, is formed on the whole surface of the resulting structure by sputtering or vacuum evaporation. A photoresist film is patterned on the surface of the metal film by photolithography. Using this photoresist film as a mask, the metal film is etched to remove unnecessary portions. Thereupon, wiring
conductors type regions transistor 4 and the C MOS FET, the portion corresponding to P-type region 29 of the P-MOS FET, and the portion corresponding to thebump electrode 11, as shown in Fig. 4I.Conductors type regions type region 29. In this case, one ofwiring conductors 24 of thetransistor 4 is also connected electrically to theresistance element 14. - Thereafter, the
protective film 15 is formed on the whole surface of the resulting structure by sputtering or vacuum evaporation, as shown in Fig. 4J. As mentioned before, thefilm 15 is a double-layer structure of the SiO2 and SiN or a single-layer structure of SiON, having resistance against oxidation and wear, and may be formed by the CVD method or the like. Further, that portion of theprotective film 15 which corresponds to theprotuberance 12 is raised above other portions. - A photoresist film is patterned on the surface of the
protective film 15 by photolithography. Using this photoresist film as a mask, thefilm 15 is etched so that an unnecessary portion, i.e., the portion corresponding to thebump electrode 11, is removed, as shown in Fig. 4K. Thereafter, the photoresist film is removed, and a Ti-W alloy, as a barrier metal, and Au, as a metal for intimate contact, are deposited Successively on the whole surface of the etched protective film by vacuum evaporation or sputtering, thereby forming themetal layer 32. Further, a resist 39 is deposited on the surface of thelayer 32 by spin coating, and the bump forming region is removed by etching. The etched portion is plated with Au, thus forming thebump electrode 11. The height of thebump electrode 11 is adjusted to about 10 to 30 µm, in order to maximize the strength of bonding between theelectrode 11 and an external electrode. - Subsequently, the resist 39 and the whole region of the
metal layer 32 except the portion corresponding to thebump electrode 11 are removed successively by etching. Thereupon, each block of the wafer is brought to the state shown in Fig. 1. Finally, thesilicon substrate 10 is diced into individual blocks along the two-dot chain lines of Fig. 1. Thus, thethermal print head 1 of the present invention is obtained. - Referring now to Figs. 5 to 7, there will be described the way the aforementioned the thermal print head is connected to a
circuit substrate 43 of an apparatus. - As shown in Fig. 5, the
thermal print head 1 is in the form of a substantially rectangular plate. Aheating element region 40, which has a number of theheating resistance elements 14 and earthingdiodes 6 thereon, is formed on one side edge of thesilicon substrate 10. A print drivercircuit element region 41, which is provided withtransistors 4 for current supply and elements for print data transfer, is formed in the central portion of thesubstrate 10, and bumpelectrodes 11 are formed along the other side edge of thesubstrate 10.Bump electrodes 11 are connected to one end of aflexible connector 42, the other end of which is connected to a circuit substrate 43 (Fig. 7) of the apparatus.Wires 45, which are composed of copper leaf plated with solder, are formed on one side of theconnector 42. The respective one ends ofwires 45 are disposed onbump electrodes 11, and are bonded thereto at a time by means of a heat-pressure bonding device 46. The junction is covered by an insulatingadhesive agent 47, such as silicone rubber (Fig. 7). The respective other ends ofwires 45 are temporarily bonded to thecircuit substrate 43 by means of thebonding device 46. Also in this case, the junction is covered by the insulatingadhesive agent 47. Thecircuit substrate 43 supplies thethermal print head 1 with an image signal, a clock signal, a strobe signal, and an enable signal, thereby driving the head. - The
thermal print head 1, thus connected to theflexible connector 42, is bent at the portion corresponding to theconnector 42, and is kept tilted with theheating element region 40 downward, as shown in Fig. 7. - If the specific signals (image signal, clock signal, strobe signal, and enable signal) are supplied from the
circuit substrate 43 through theflexible connector 42 to thethermal print head 1, in this state, heatingresistance elements 14 are selectively heated. Thereupon, ink on athermal ink sheet 48 is transferred to arecording sheet 49 by the resulting heat, thereby effecting thermal recording. In this case, that portion ofprotective film 15 which corresponds to theprotuberance 12 projects above the other portions. Therefore, the surface of only that portion of thefilm 15 which faces eachresistance element 14 can be satisfactorily brought into intimate contact with theink sheet 48. Thus, a distinct thermal recording can be effected. Sinceresistance elements 14 are connected to earthingdiodes 6, in particular, electric current can be securely prevented from flowing backward bydiodes 6. Thus, the thermal recording can be effected with high resolution. - It is to be understood that the present invention is not limited to the embodiment described above, and that various changes and modifications may be effected therein by one skilled in the art without departing from the scope or spirit of the invention. Instead of using the
thermal ink sheet 48 for the thermal recording on therecording sheet 49, for example, thethermal print head 1 may be brought directly into contact with a thermal paper sheet for thermal recording. Further, the one end of eachheating resistance element 14 need not always be connected to itscorresponding diode 6, and may alternatively be connected to a wiring conductor as an earth line. - Although N-
type regions type region 29, in the embodiment described above, are formed by ion implantation, they may alternatively be formed by thermal diffusion. In forming the N-type region by thermal diffusion, P ions are diffused into P-type regions gate insulating films resistance element 14 in a separate process. - In the embodiment described above, furthermore, P-
type region 29 is formed after N-type regions type regions type region 29 is formed. Further, thepolycrystalline silicon layer 36 may be formed after N-type regions type region 29 are formed. - Preferably, the
heating element region 40 is located close to the side edge portion of thesilicon substrate 10, as seen from Fig. 7, in order that theregion 40 can be brought into intimate contact with therecording sheet 49. In order to reduce the resistance value, however, conventional earthing conductors require a width of several millimeters to several centimeters. In the present invention, earthingdiodes 6 are arranged in place of the earthing conductors, so that heatingresistance elements 14 can be located much closer to the side edge portion of thesilicon substrate 10 than in the conventional arrangement. - The
resistance elements 14 may, however, be located close to the side edge portion of thesilicon substrate 10 by using any other suitable means. The following is a description of an example of such means. - Figs. 8 to 10 show a thermal print head 1' according to a second embodiment of the present invention.
- Fig. 8 is an enlarged sectional view of the thermal print head 1' . The head 1' comprises the external
terminal section 2, print data holdingcircuit section 3, printcurrent supply section 4, andheating section 8. - All the sections or elements of the thermal print head 1' except the
heating section 8 are constructed in the same manner as their counterparts of thethermal print head 1 of the first embodiment. In the description to follow, therefore, like reference numerals are used to designate like portions. - The
heating section 8 corresponds to theheating section 4 of thethermal print head 1 of the first embodiment. The greatest difference betweenheads 1 and 1' lies in that the head 1' does not comprise the earthingdiode section 6. Instead, the thermal print head 1' comprises a common conductor for connecting all heating resistance elements in common. In contrast with the case of the conventional thermal print head, however, the common conductor is formed on an insulating layer which overlies individual selective conductors. - In Fig. 8, numeral 51 denotes a glazed layer of, e.g., SiO2 or SiN. The
glazed layer 51 is formed on thesilicon Substrate 10, for example, in a manner such that no other elements are on the substrate. It serves to store the heat produced in the heating resistance elements mentioned later, and delay the dissipation of the heat fromsubstrate 10. - The
glazed layer 51 is covered by an insulating film 13' of SiO2 and an insulating protective film 19'. Films 13' and 19' correspond to insulatingfilm 13 and the insulatingprotective film 19, respectively, of the first embodiment. Theheating resistance element 50 is formed on that portion of the insulating protective film 19' which corresponds to theglazed layer 51. Oneend 50a of theresistance element 50, which extends to that portion of the film 19' around thelayer 51, is connected to aselective conductor 52. - As shown in Fig. 9,
heating resistance elements 50 are arranged along oneside edge 10b of thesilicon substrate 10. Eachresistance element 50 has a zigzag shape. - Each
heating resistance element 50 has another end 50b which extends in the same direction as oneend 50a. As in the first embodiment, theelement 50 is covered by a protective film 15'. Ahole 53 is bored through that portion of theresistance element 50 which faces theother end 50b. Formed on the protective film 15' is acommon conductor 54 which extends at right angles to eachselective conductor 52. Theother end 50b of eachresistance element 50 is connected to thecommon conductor 54 via throughhole 53. - A
heat conductor film 55 is formed on that portion of the protective film 15' which faces theheating resistance element 50. The film 15' is formed of a rigid layer of metal, such as Mo or W. It serves to store the heat temporarily, thereby easing the heat dissipation, and to make the temperature inside the area for theheat conductor film 55 uniform. - The respective upper surfaces of the
heat conductor film 55 and thecommon conductor 54 are covered by aprotective film 56. - The
common conductor 54, which extends along the other side edge portion of thesilicon substrate 10, is connected to the earthingterminal 2e, as shown in Fig. 10. Fig. 10 shows a layout of element forming portions of the thermal print head 1'. Thesilicon substrate 10 is cut along the two-dot chain lines of Fig. 8, whereby each individualthermal print head 1 shown in Fig. 10 is obtained. In this case, thecommon conductor 54 is disposed on theselective conductors 52, so that the heating section can be brought very close to oneside edge 10b of thesilicon substrate 10. - Fig. 11 shows a modification of the
heating section 8. In this modification, each heating resistance element 50' has another end 50b in common with its adjacent resistance element 50''. Thus, the resistance elements 50' and 50'' are alternately arranged along the oneside edge 10b of thesubstrate 10. Each two adjacent resistance elements 50' and 50'' are formed integrally with each other by means of acommon line 50c. Theline 50c is connected, atother end 50b, to thecommon conductor 54 via thehole 53. The heating resistance elements 50' and 50'' are linearly symmetrical with respect tocommon line 50c.Ends 50a of resistance elements 50' and 50'' are connected to their correspondingselective conductors 52. In this wire arrangement. elements 50' amd 50'' are driven in a time-sharing mode. Thus, when the resistance element 50' is driven in response to the print timing signal, eachselective conductor 52 connected to oneend 50a of each corresponding resistance element 50'' is cut off by means of a switching element (not shown). When the resistance element 50'' is driven for printing, on the other hand, eachselective conductor 52 connected to oneend 50a of each corresponding resistance element 50' is dead. - The thermal print head 1' of the second embodiment, like the
thermal print head 1 of the first embodiment, can be connected tocircuit substrate 43 by means of theflexible connector 42, as shown in Fig. 7, when it is used. - However, a plurality of
thermal print heads 1 or 1' may be arranged on an insulating substrate so that a thermal printing apparatus can be constructed having a longer heating section. The following is a description of the thermal printing apparatus. - Fig. 12 shows a
thermal printing apparatus 60 with a long heating section used in a line printer or facsimile. In connection with Fig. 12, the thermal print head 1' of the second embodiment will be described. It is to be understood, however, that thethermal printing apparatus 60 of the same construction can be obtained with use of thethermal print head 1 of the first embodiment. - The
thermal printing apparatus 60 includes a supportingsubstrate 61. Thesubstrate 61, which is formed of ceramics, metal, quartz, etc., is wide enough to carry the thermal print, heads 1' in two lines. Thus, a number of heads 1' are arranged in two lines on thesubstrate 61. The heads 1' are oriented so that theirside edges 10b, along whichheating resistance elements 50 are arranged, are directed to the center of the supportingsubstrate 61. The thermal print heads 1' are arranged substantially alternately along the two lines so that each print head 1' overlaps its adjacent print heads 1' only at the opposite end portions of itsside edge 10b, with respect to the longitudinal direction. In this case, heads 1' are relatively situated so as to maintain pitch P ofheating resistance elements 50. Thus, the distance between the last (or first)resistance element 50 of each head 1' and the first (or last)resistance element 50 of each adjacent head 1' is equal to pitch P ofelements 50. - The thermal print heads 1' , arranged in this manner, are positioned and bonded on the supporting
substrate 61, withside edges 10b of theirrespective silicon substrates 10 in intimate contact so that theirheating resistance elements 50 are situated close to one another. Theflexible connector 42 is connected toterminals 2a to 2e of each head 1', as shown in Fig. 6. Theconnectors 42 is also connected to, e.g., a circuit substrate (not shown) of the apparatus. - The
thermal printing apparatus 60 of this type can be applied to a line printer or facsimile, despite the use of a single-crystal semiconductor wafer for the substrate. In this case, heatingresistance elements 50 are located close to oneside edge 10b of thesilicon substrate 10, so that all the resistance elements can be pressed against the recording sheet under substantially uniform conditions. Thus, the apparatus can enjoy improved print quality.
Claims (14)
- A thermal print head comprising:a single-crystal semiconductor substrate (10);a print driver circuit element (3, 4, 5) formed by implanting an impurity into a predetermined region of said semiconductor substrate (10);a polycrystalline silicon layer (14) formed on said semiconductor substrate (10) and including a low resistance region (A) for heating;a thin film conductor (24, 28) for wiring, said conductor (24, 28) connecting said print driver circuit element (3, 4) and said polycrystalline silicon layer (14);an external connecting terminal (11) connected to said thin film conductor; andan insulating protective film (15) covering said print driver circuit element (3, 4, 5) and said polycrystalline silicon layer (14).
- The thermal print head according to claim 1, characterized in that said print driver circuit element (3, 4) includes a shift register element (3a) for successively shifting print data inputted from said external connecting terminal (11), a latch circuit element for latching the data in said shift register element (3a), and a current supply element (4) for supplying electric current for heating to said low resistance region (A) in accordance with the data held in said latch circuit element (3b).
- The thermal print head according to claim 2, characterized in that said shift register element (3a), latch circuit element (3b), and current supply element (4) are each formed of an MOS-FET.
- The thermal print head according to claim 2, characterized in that said shift register element (3a) and said latch circuit element (3b) are each formed of a complementary MOS-FET.
- The thermal print head according to claim 2, characterized in that said current supply element (4) is formed of an N-type-channel MOS-FET.
- The thermal print head according to claim 1, characterized in that said external connecting terminal (1) is formed projecting outward from the surface of said insulating protective film (15).
- A thermal print head comprising:a single-crystal semiconductor substrate (10);a print driver circuit element (3, 4) formed by implanting an impurity into a predetermined region of said semiconductor substrate (10);a polycrystalline silicon layer (14) formed on said semiconductor substrate (10) and including a low resistance region (A) for heating;a thin film conductor (24, 28) for wiring, said conductor (24, 28) connecting said print driver circuit element (3, 4, 5) and said polycrystalline silicon layer (14);a protuberant layer (12) interposed between said semiconductor substrate (10) and said polycrystalline silicon layer (14); andan insulating protective film (15) covering said print driver circuit element (3, 4, 5) and said polycrystalline silicon layer (14);a part of said insulating protective film which corresponds to said polycrystalline silicon layer (14) projecting from the rest of said protective film (15).
- The thermal print head according to claim 7, characterized in that said protuberant layer (12) is formed as part of said semiconductor substrate (10).
- The thermal print head according to claim 7, characterized in that said protuberant layer (51) is formed of glass material.
- A thermal print head comprising:a single-crystal semiconductor substrate (10);a print driver circuit element (3, 4) formed in a predetermined region of said semiconductor substrate (10);a plurality of polycrystalline silicon elements (50) arranged on said semiconductor substrate (10) in a line;a plurality of selective conductors (52) connecting said print driver circuit element (3, 4) and one end of each corresponding polycrystalline silicon element (50);an insulating layer (15') covering said polycrystalline silicon elements (50) and said selective conductors (52); anda common conductor (54) formed along the arrangement direction of said selective conductors (52), on as portions of said insulating layer (15') which correspond to said selective conductors, for connecting the respective other ends of said polycrystalline silicon elements (50).
- A thermal printing apparatus, comprising:a plurality of thermal print heads (1') each including a substrate (10), a print driver circuit element (3, 4, 8) formed in a predetermined region of said substrate (10);a heating region (A) formed of a number of heating elements (50) formed along one side edge of said substrate (10), a glazed layer (51) for heat accumulation formed between said heating elements (50) and said substrate (10), selective conductors (52) connecting said print driver circuit element (3, 4) and one end of each of said heating element (50a), a common conductor (54) connecting the respective other ends (50b) of said heating elements (50), and a plurality of external connecting terminals (11) connected to said print driver circuit element (3,4);a supporting substrate (61) having a bearing surface carrying said thermal print heads (1') in two lines; andbonding means for bonding said thermal print heads (1') to said supporting substrate (61),
wherein said thermal print heads (1') are arranged in two offset lines on said supporting substrate (61) so that the heating region (A) of each print head (1') cannot overlap the heating region (A) of each adjacent print head (1') with respect to the longitudinal direction of said supporting substrate (61), and that the respective one side edges of said substrates (61) of each two adjacent print heads (1') face each other. - The thermal printing apparatus according to claim 11, characterized in that an insulating layer (15') is formed on said selective conductors, (52) and said common conductor (54) is formed on said insulating layer (51).
- A method for manufacturing a thermal print head, comprising the steps of:forming an insulating layer (13) on a semiconductor substrate (10);forming a gate insulating layer (22, 27, 35) after removing an active region of said insulating layer (13);depositing polycrystalline silicon (36) on said insulating layer (13) and said gate insulating layer (22, 27, 35) and forming heating resistance elements (14) and gate electrodes 23 by etching;implanting an impurity at least into said heating resistance elements (14);implanting an impurity at least into an active region of said semiconductor substrate (10);depositing a low resistance metal (28) to form a wiring conductor; anddepositing an insulating protective film (15) on the whole surface of the resulting structure.
- A method for manufacturing a thermal print head, comprising the steps of:providing a semiconductor wafer (10) which is divisible into a plurality of blocks (1);forming a number of heating resistance elements (14) and print driver circuit elements (3, 4) an each of said blocks of said semiconductor wafer (10), said circuit elements (3, 4) being adapted to heat said heating resistance elements (14) in accordance with print data;forming wiring conductors (28) for connecting said heating resistance elements (14) in each of said blocks (1) to said print drive circuit elements (3, 4) and a plurality of external connecting conductors (1);covering the whole surface of said wafer (10) by means of a protective film (15);removing portions of said protective film (15) which correspond to said external connecting conductors (11) in each said block (1); andcutting said wafer (10) into said individual blocks (1), thereby obtaining each individual thermal print head.
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP290287/88 | 1988-11-18 | ||
JP63290287A JP2775779B2 (en) | 1988-11-18 | 1988-11-18 | Thermal head and method of manufacturing the same |
JP7623789A JPH02253966A (en) | 1989-03-28 | 1989-03-28 | Thermal head and thermal head device |
JP76237/89 | 1989-03-28 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP0369347A2 true EP0369347A2 (en) | 1990-05-23 |
EP0369347A3 EP0369347A3 (en) | 1990-10-24 |
EP0369347B1 EP0369347B1 (en) | 1995-05-24 |
Family
ID=26417398
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP89120874A Expired - Lifetime EP0369347B1 (en) | 1988-11-18 | 1989-11-10 | Thermal print head |
Country Status (2)
Country | Link |
---|---|
EP (1) | EP0369347B1 (en) |
DE (1) | DE68922823T2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0440459A1 (en) * | 1990-01-31 | 1991-08-07 | Canon Kabushiki Kaisha | Ink jet recording system |
EP0441635A1 (en) * | 1990-02-09 | 1991-08-14 | Canon Kabushiki Kaisha | Ink jet recording system |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4429321A (en) * | 1980-10-23 | 1984-01-31 | Canon Kabushiki Kaisha | Liquid jet recording device |
EP0129914A1 (en) * | 1983-06-27 | 1985-01-02 | Teletype Corporation | A method for manufacturing an integrated circuit device |
EP0171010A2 (en) * | 1984-07-30 | 1986-02-12 | Hitachi, Ltd. | Thermal head |
EP0198646A2 (en) * | 1985-04-13 | 1986-10-22 | Konica Corporation | Integrated circuit device |
EP0229953A2 (en) * | 1985-12-20 | 1987-07-29 | Hitachi, Ltd. | Thermal head |
EP0241282A2 (en) * | 1986-04-08 | 1987-10-14 | Oki Electric Industry Company, Limited | Thermal head |
-
1989
- 1989-11-10 EP EP89120874A patent/EP0369347B1/en not_active Expired - Lifetime
- 1989-11-10 DE DE1989622823 patent/DE68922823T2/en not_active Expired - Fee Related
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4429321A (en) * | 1980-10-23 | 1984-01-31 | Canon Kabushiki Kaisha | Liquid jet recording device |
EP0129914A1 (en) * | 1983-06-27 | 1985-01-02 | Teletype Corporation | A method for manufacturing an integrated circuit device |
EP0171010A2 (en) * | 1984-07-30 | 1986-02-12 | Hitachi, Ltd. | Thermal head |
EP0198646A2 (en) * | 1985-04-13 | 1986-10-22 | Konica Corporation | Integrated circuit device |
EP0229953A2 (en) * | 1985-12-20 | 1987-07-29 | Hitachi, Ltd. | Thermal head |
EP0241282A2 (en) * | 1986-04-08 | 1987-10-14 | Oki Electric Industry Company, Limited | Thermal head |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0440459A1 (en) * | 1990-01-31 | 1991-08-07 | Canon Kabushiki Kaisha | Ink jet recording system |
US5666142A (en) * | 1990-01-31 | 1997-09-09 | Canon Kabushiki Kaisha | Ink jet recording system having improved functional devices for driving energy generating members |
EP0441635A1 (en) * | 1990-02-09 | 1991-08-14 | Canon Kabushiki Kaisha | Ink jet recording system |
US5264874A (en) * | 1990-02-09 | 1993-11-23 | Canon Kabushiki Kaisha | Ink jet recording system |
US5567630A (en) * | 1990-02-09 | 1996-10-22 | Canon Kabushiki Kaisha | Method of forming an ink jet recording device, and head using same |
Also Published As
Publication number | Publication date |
---|---|
EP0369347A3 (en) | 1990-10-24 |
DE68922823T2 (en) | 1996-02-08 |
DE68922823D1 (en) | 1995-06-29 |
EP0369347B1 (en) | 1995-05-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5055859A (en) | Integrated thermal printhead and driving circuit | |
EP0079063B1 (en) | Thermal printing head | |
CA1284235C (en) | Folded extended window field effect transistor | |
EP0574911A2 (en) | Semiconductor device for driving heat generator | |
JPH0644642B2 (en) | Method for manufacturing light emitting diode array head | |
EP0369347B1 (en) | Thermal print head | |
JPH026138A (en) | Silicon integrated circuit chip of bubble-ink jet printing mechanism | |
EP0235827B1 (en) | Thermal print head containing super-thin polycrystalline silicon film transistor | |
JPS6221559A (en) | Thermal head | |
EP0129876B1 (en) | A thermal print head | |
JP2625989B2 (en) | Thermal head | |
KR930010459B1 (en) | Thermal print head | |
JP2775779B2 (en) | Thermal head and method of manufacturing the same | |
JP2775643B2 (en) | Thermal head | |
JPS6225067A (en) | Electrode forming method for thermal head | |
JP2504144B2 (en) | Thermal head and manufacturing method thereof | |
JPH02253966A (en) | Thermal head and thermal head device | |
EP0519352A2 (en) | Semiconductor device provided with contact through a thick insulating film | |
JP2591125B2 (en) | Thermal head | |
JPS62204964A (en) | Thin film thermal head | |
JP3417482B2 (en) | Method for manufacturing semiconductor device | |
JPH04112050A (en) | Multilayer interconnection semiconductor device | |
JPH02141263A (en) | Thermal head manufacturing method | |
JPH06143574A (en) | Thermal inkjet printhead having power MOS driver device with enhanced transconductance | |
JPH05246065A (en) | Heating control structure of heating element |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): DE FR GB |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): DE FR GB |
|
RHK1 | Main classification (correction) |
Ipc: H01L 49/02 |
|
17P | Request for examination filed |
Effective date: 19910115 |
|
17Q | First examination report despatched |
Effective date: 19920710 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB |
|
REF | Corresponds to: |
Ref document number: 68922823 Country of ref document: DE Date of ref document: 19950629 |
|
ET | Fr: translation filed | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed | ||
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 19991109 Year of fee payment: 11 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 19991110 Year of fee payment: 11 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 19991115 Year of fee payment: 11 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20001110 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20010601 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20001110 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20010731 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |