EP0252911A1 - Programmable circuit for the control of a liquid crystal indicator. - Google Patents
Programmable circuit for the control of a liquid crystal indicator.Info
- Publication number
- EP0252911A1 EP0252911A1 EP86901788A EP86901788A EP0252911A1 EP 0252911 A1 EP0252911 A1 EP 0252911A1 EP 86901788 A EP86901788 A EP 86901788A EP 86901788 A EP86901788 A EP 86901788A EP 0252911 A1 EP0252911 A1 EP 0252911A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- control circuit
- data
- liquid crystal
- crystal display
- computer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
Definitions
- the invention relates to a control circuit of the type specified in the preamble of claim 1.
- Circuits of this type which make it possible to organize a matrix-like control to derive the necessary liquid-containing (LCD) display module, information-containing signals from a processor system, the clock and timing signals for the LCD display being generated in the control circuit itself.
- the characters to be reproduced are usually generated with the aid of memories which are present in the control circuit and are capable of displaying complete characters on the LCD display when a corresponding command is given.
- control devices for changing the image content require more or less complex operations which have in common that the processor's access to the memory area assigned to the LCD display is only indirect after a corresponding one Request can be made via the control circuit, waiting cycles and similar delays must be accepted.
- the content of the liquid crystal display can only be initiated indirectly via a memory, which in turn contains the components necessary for generating complete drawing elements composed of point groups.
- the invention specified in claim 1 is based on the task of largely simplifying a control device of the type mentioned at the outset, changes in the screen content being made as independently as possible of the functional cycles of the control circuit without taking into account special time conditions.
- the invention is based on the finding that time-optimal processing of signals present in an image memory is possible if the memory area assigned to the image can be achieved essentially independently of the internal control sequence of the circuit and largely unaffected by the times required to supply the screen with data from memory are required.
- the access times for the control of the LCD display module can be kept so short that the data access from the computer system is not or hardly affected at all.
- the control circuit is therefore for the connected
- the timing of the switching is determined by the internal timing of the control circuit in such a way that the times for which the internal lines of the control circuit are connected to the BUS structure for transmitting data to the liquid crystal display are of the order of the times Transmission of individual data words during data exchange with the computer, and are preferably smaller, the access to the memory areas assigned to the LCD modules is not or only occasionally hindered, so that the access of the computer is not restricted.
- Data words are preferably read out from the memory for driving the LCD module one after the other, in particular the time of the subsequent parallel-serial conversion giving the computer access time again.
- the computer and control circuit operate asynchronously in their timing control relative to one another.
- FIG. 1 shows a block diagram of the control device according to the invention within a processor system that controls an LCD display unit
- FIG. 2 is a block diagram to explain the internal signal processing for an embodiment of the invention.
- FIG. 3 details of the internal circuitry of the exemplary embodiment according to FIG. 2.
- a control circuit 1 is provided between a first complete bus structure 2, consisting of data bus 2a, address bus 2b and control bus 2c.
- This bus structure forms the system bus, which enables data operations between the control circuit according to the invention and a computer 3 and a main memory 4 assigned to the computer.
- the system bus 2 forms a known bus structure, as is used in the conventional microprocessors.
- the control device 1 is connected to a further bus structure 5, which likewise consists of a data bus 5a, an address bus 5b and a control bus 5c.
- a further bus structure 5 which likewise consists of a data bus 5a, an address bus 5b and a control bus 5c.
- Several - in the present example two - memory areas 6, 7 are connected to this second bus structure, each of which contains the complete image content of graphic information to be reproduced on an LCD module.
- the LCD module 8 is controlled by the control circuit 1 via a driver stage 9, the data stored in the memories 6 or 7 existing data are converted by the control circuit into serially transmitted information which is adapted to the respective LCD module.
- polarity reversals and possibly further control pulses are necessary, which are necessary for the operation of such a display module.
- the data are transmitted over two or more lines (display data), the number of these data lines depending on how many fields the display area is divided into.
- an interface circuit 11 is distinguished in terms of block circuitry, which maintains the data communication with the bus structure 2 and thus forms the communication interface with the external computer system.
- the block diagram of the internal circuit shown in FIG. 2 further shows how the control lines (control bus in FIG. 1) are composed in detail.
- the following signal names were used:
- Image memory 2 selection signal active LOW, selects image RAM 2 for data exchange with the system computer
- Image memory 1 selection signal active LOW, selects image RAM 1 for data exchange with the system computer
- Circuit selection signal active LOW, activates the internal address decoder for internal register programming
- XIN, XOUT connections for the internal oscillator, XIN can also be used as an external clock input
- control circuit is ready to exchange data with the system computer DL1, DL2 data outputs for controlling the LCD module etc.
- a time control 12 is synchronized by an externally connectable crystal 13.
- An additional test device 14 can be controlled externally and transmits an acknowledgment output "test" signal after the function test of the module has been properly completed.
- the connections to the external control bus are made by means of a module 14 which effects the data transmission to the second bus structure 5 according to FIG. 1.
- a control module 15 generates the serial data signals for controlling the data lines of the LCD module.
- the further control pulses for the LCD display come from the LCD driver controller 16, which generates the signals that are supplied to the external driver circuits.
- control pulses which are generated by means of the driver controller 16 can be influenced via internal registers, the various control sequences corresponding to the various commercially produced LCD modules being represented by different data words.
- a central element for linking the two bus structures 2 and 5 is a multiplexer 21, to which the external bus structure 2 (data, address and control bus 2a, 2b and 2c) is fed via a data buffer 22.
- the connection to the external bus structures for the individual bus lines is influenced as a function of the current operating state of the control circuit 1 by means of the switch connections shown as internal blocks.
- the connection of the bus lines with the memory areas 6 and 7 assigned to the image has priority over the access of the computer via lines 2.
- the bus lines 5a to 5c are therefore normally reserved for the internal access of the control circuit 1 in order to use the in the Store 6 and 7 data found to build up the image information.
- the pulse sequences required to build up the image display are generated in a fixed time grid, one of the memories 6 or 7 being accessed for the image content. Because the two memory areas of the control unit are available with priority, difficulties due to possible collisions with the computer access are avoided.
- the LCD display shows the memory content, the type of display being triggered by an external command from the computer via the bus structure 2 and the corresponding commands being stored in a register 23. The storage of commands in the Register 23 can occur at any time regardless of the state of the image generation, provided that only the type of image representation is affected. (Those commands which change the type of control of the LCD display 8 and practically ensure the adaptation to another LCD module. Can be disregarded here.)
- Both memories 6 and 7 can then be accessed twice in succession with respect to the same picture content elements, whereby logical links between these picture contents can be generated in an arithmetic unit 24, so that a pixel is displayed in black if one of the corresponding pixels in both memories is black should be controlled (OR-linked display) or only if both are darkly controlled (AND-) or it can also be achieved that the screen content is only blanked if one of the corresponding memory locations contains the information "black" contains (EXCLUSIVODER or EXOR representation).
- the memories 6 and 7 are addressed in such a way that successive memory addresses identify memory locations which also follow one another in the image display. Corresponding memory addresses in memories 6 and 7 identify corresponding image areas.
- the data words recorded in the memories 6 and 7 describe - according to their bit length - the state of a corresponding sequence of pixels in the LCD display 8. Changes which affect the register 23, which occur during the image construction, do not disturb the human observer , because - if the image information in the following in general is retained - this "change of image" is perceived as a natural change.
- the internal Control part 22 and the timer contained therein generates a pulse which sets the data transmission in the multiplexer 21 so that the internal bus lines are connected to the external bus 5. Due to the simultaneous addressing of the respective memory area 6 or 7 (depending on a data word contained in the register 23), the memory content is transferred to the parallel-serial converter 15 and, after the clock signal has been delayed by a delay element 26 for a short time, the Reading of this data word from the parallel-serial converter is effected via a data line to the driver circuit 9. While the parallel-serial converter 15 is still busy reading the data word, the multiplexer 21 is again switched in the direction of data traffic between the bus structures 2 and 5 via a further delay circuit 27.
- the delay lines 26 and 27 have only symbolic meaning in the block diagram shown.
- the relevant signal delays can also be generated in other ways, for example by counters, natural line delays in signal transmission etc.
- the memory areas 6 and 7 for the connected computer circuit are now directly accessible and the Control circuit 1 is "quasi-transparent".
- the data available in memories 6 or 7 can be changed or deleted during access to control the LCD.
- a complete image change is carried out continuously. While the computer accesses one of the memory areas 6 or 7, a change in the information of a complete image display is carried out, a fixed image with the necessary “refresh” cycles can be reproduced from the other memory area without being influenced by the image change.
- completely generated image contents are stored in the correct order with respect to the addressing in the main memory 4 (FIG. 1), which can be briefly transferred to a memory 6 or 7 assigned to the LCD, if required.
- main memory 4 All information elements used for character formation are present in main memory 4 and can be addressed as a unit by macro commands and transferred to the corresponding memory areas of memory 6 and 7. There is a high degree of flexibility, since fixed character grids etc. are not required.
- the LCD display can be used in an independent graphics-capable company, whereby complex characters such as letters and numbers etc. can be read in at short notice by means of appropriate data transfers.
- the surplus memory spaces can be saved by the computer if used as storage area in quasi-direct access.
- the memory areas 6 and 7 can also be addressed in DMA mode by external modules, since corresponding control lines ("ready") are available.
- the data buffer 22 ensures that the data for access via the bus structure 2 are still available for a short time even when the multiplexer 21 is already in its operating state for the transmission of data in the internal control part 25.
- data can be read into the buffer area when the multiplexer is busy with the transfer of data from the memories 6 or 7 to the LCD display 8.
- the addressed data are still transferred to the buffer, for example in read mode, by means of a corresponding clock cycle before the multiplexer again allocates the bus 5 to the control circuit internally.
- the write mode the data transmitted by the computer are recorded and only read into the memories 6 or 7 via the multiplexer when the bus 5 is again available to the computer.
- an external unit By providing a "ready" line within the control bus 2c, an external unit is signaled that it is ready to accept or deliver data. This state is always displayed when the buffer register 22 - depending on the direction of the transfer - has data ready or can accept it.
- Such a control line makes the control unit 1 with the downstream memory areas 6 and 7 appear as directly addressable memories.
- the "Ready" signal is emitted if the buffer register has meanwhile been discharged to the address in memory 6 or 7, also contained in the buffer register, or if a read cycle has been carried out from these memories, so that control of DMA-capable modules in is possible in a favorable manner.
- the embodiment of the invention is not limited to the preferred exemplary embodiment specified above. Rather, a number of variants are conceivable which make use of the solution shown, even in the case of fundamentally different types.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Liquid Crystal Display Device Control (AREA)
- Digital Computer Display Output (AREA)
- Selective Calling Equipment (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AT86901788T ATE70920T1 (en) | 1985-03-06 | 1986-03-06 | PROGRAMMABLE CIRCUIT FOR CONTROLLING A LIQUID CRYSTAL DISPLAY. |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE3508321 | 1985-03-06 | ||
DE19853508321 DE3508321A1 (en) | 1985-03-06 | 1985-03-06 | PROGRAMMABLE CIRCUIT FOR CONTROLLING A LIQUID CRYSTAL DISPLAY |
Publications (2)
Publication Number | Publication Date |
---|---|
EP0252911A1 true EP0252911A1 (en) | 1988-01-20 |
EP0252911B1 EP0252911B1 (en) | 1991-12-27 |
Family
ID=6264644
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP86901788A Expired - Lifetime EP0252911B1 (en) | 1985-03-06 | 1986-03-06 | Programmable circuit for the control of a liquid crystal indicator |
Country Status (7)
Country | Link |
---|---|
US (1) | US4839638A (en) |
EP (1) | EP0252911B1 (en) |
JP (1) | JPS62502992A (en) |
AT (1) | ATE70920T1 (en) |
AU (1) | AU5581386A (en) |
DE (2) | DE3508321A1 (en) |
WO (1) | WO1986005305A1 (en) |
Families Citing this family (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR920006328B1 (en) * | 1988-03-25 | 1992-08-03 | 미쯔비시덴끼 가부시끼가이샤 | Display and prawing control system |
US5206629A (en) * | 1989-02-27 | 1993-04-27 | Texas Instruments Incorporated | Spatial light modulator and memory for digitized video display |
DE4006243A1 (en) * | 1989-07-21 | 1991-01-31 | Eurosil Electronic Gmbh | CIRCUIT ARRANGEMENT FOR OPERATING A LIQUID CRYSTAL DISPLAY |
JP2584871B2 (en) * | 1989-08-31 | 1997-02-26 | キヤノン株式会社 | Display device |
US6804791B2 (en) * | 1990-03-23 | 2004-10-12 | Matsushita Electric Industrial Co., Ltd. | Data processing apparatus |
KR940004138B1 (en) * | 1990-04-06 | 1994-05-13 | Canon Kk | Display apparatus |
US5254980A (en) * | 1991-09-06 | 1993-10-19 | Texas Instruments Incorporated | DMD display system controller |
JP2935307B2 (en) * | 1992-02-20 | 1999-08-16 | 株式会社日立製作所 | display |
JP3334211B2 (en) * | 1993-02-10 | 2002-10-15 | 株式会社日立製作所 | display |
TW247359B (en) | 1993-08-30 | 1995-05-11 | Hitachi Seisakusyo Kk | Liquid crystal display and liquid crystal driver |
KR970005937B1 (en) * | 1994-08-26 | 1997-04-22 | 삼성전자 주식회사 | L.C.D control signal output circuit when data enable signal is input |
US5912653A (en) * | 1994-09-15 | 1999-06-15 | Fitch; Stephan J. | Garment with programmable video display unit |
US6078318A (en) * | 1995-04-27 | 2000-06-20 | Canon Kabushiki Kaisha | Data transfer method, display driving circuit using the method, and image display apparatus |
US5828355A (en) * | 1996-10-16 | 1998-10-27 | Northern Telecom Limited | General purpose liquid crystal display controller |
GB2329741A (en) * | 1997-09-29 | 1999-03-31 | Holtek Microelectronics Inc | Liquid crystal display driver |
JP4177525B2 (en) * | 1999-07-23 | 2008-11-05 | 京セラ株式会社 | Mobile phone |
US6870519B2 (en) * | 2001-03-28 | 2005-03-22 | Intel Corporation | Methods for tiling multiple display elements to form a single display |
US20040008174A1 (en) * | 2002-07-12 | 2004-01-15 | Denis Beaudoin | Graphics controller configurable for any display device |
DE10301494B3 (en) * | 2003-01-16 | 2004-08-26 | Conrac Gmbh | Image storage monitoring system |
JP2006270991A (en) * | 2006-05-18 | 2006-10-05 | Kyocera Corp | Mobile phone |
US20120005693A1 (en) * | 2010-01-08 | 2012-01-05 | Cypress Semiconductor Corporation | Development, Programming, and Debugging Environment |
WO2010129909A1 (en) | 2009-05-07 | 2010-11-11 | Cypress Semiconductor Corporation | Development, programming, and debugging environment |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3821730A (en) * | 1973-06-14 | 1974-06-28 | Lektromedia Ltd | Method and apparatus for displaying information on the screen of a monitor |
US4094000A (en) * | 1976-12-16 | 1978-06-06 | Atex, Incorporated | Graphics display unit |
JPS5390818A (en) * | 1977-01-21 | 1978-08-10 | Toshiba Corp | Character display unit |
JPS57101893A (en) * | 1980-12-17 | 1982-06-24 | Hitachi Ltd | Liquid crystal display character generation circuit |
FR2509887A1 (en) * | 1981-07-15 | 1983-01-21 | Europ Teletransmission | Shared memory for microprocessor storage and matrix display - uses two position switching to allow data to be transferred to or from memory otherwise used to drive matrix display |
FR2509897A1 (en) * | 1981-07-17 | 1983-01-21 | Commissariat Energie Atomique | Inspection of nuclear fuel rod sleeves for fissures - where gas pressure in sleeve is increased while rod is immersed in water, and radioactivity leaking into water indicates size of fissure |
US4482970A (en) * | 1981-11-06 | 1984-11-13 | Grumman Aerospace Corporation | Boolean filtering method and apparatus |
US4441105A (en) * | 1981-12-28 | 1984-04-03 | Beckman Instruments, Inc. | Display system and method |
US4536856A (en) * | 1982-06-07 | 1985-08-20 | Sord Computer Systems, Inc. | Method of and apparatus for controlling the display of video signal information |
SE431597B (en) * | 1982-06-24 | 1984-02-13 | Asea Ab | DEVICE FOR PRESENTING GRAPHIC INFORMATION IN THE FORM OF SYMBOLS OF ANY SIZE ON A SCREEN SCREEN |
US4554538A (en) * | 1983-05-25 | 1985-11-19 | Westinghouse Electric Corp. | Multi-level raster scan display system |
-
1985
- 1985-03-06 DE DE19853508321 patent/DE3508321A1/en not_active Withdrawn
-
1986
- 1986-03-06 AT AT86901788T patent/ATE70920T1/en not_active IP Right Cessation
- 1986-03-06 US US06/934,396 patent/US4839638A/en not_active Expired - Fee Related
- 1986-03-06 WO PCT/DE1986/000094 patent/WO1986005305A1/en active IP Right Grant
- 1986-03-06 EP EP86901788A patent/EP0252911B1/en not_active Expired - Lifetime
- 1986-03-06 JP JP61501579A patent/JPS62502992A/en active Pending
- 1986-03-06 DE DE8686901788T patent/DE3683155D1/en not_active Expired - Lifetime
- 1986-03-06 AU AU55813/86A patent/AU5581386A/en not_active Abandoned
Non-Patent Citations (1)
Title |
---|
See references of WO8605305A1 * |
Also Published As
Publication number | Publication date |
---|---|
WO1986005305A1 (en) | 1986-09-12 |
ATE70920T1 (en) | 1992-01-15 |
JPS62502992A (en) | 1987-11-26 |
DE3683155D1 (en) | 1992-02-06 |
EP0252911B1 (en) | 1991-12-27 |
DE3508321A1 (en) | 1986-09-11 |
US4839638A (en) | 1989-06-13 |
AU5581386A (en) | 1986-09-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0252911B1 (en) | Programmable circuit for the control of a liquid crystal indicator | |
DE4322666B4 (en) | Matrix display device, matrix display control device, and matrix display driver device | |
DE3687358T2 (en) | IMAGE BUFFER WITH VARIABLE ACCESS. | |
DE69416896T2 (en) | Display control system | |
DE69512301T2 (en) | Multi-standard display device with active matrix and divided shift register | |
DE3588186T2 (en) | Semiconductor memory with serial access | |
DE69222486T2 (en) | Display control unit | |
DE3022118A1 (en) | SIGN DRIVER / GRAPHIC DISPLAY DEVICE | |
DE3043100C2 (en) | ||
DE69119149T2 (en) | Structure for direct memory-to-memory transfer | |
DE2652900A1 (en) | CONTROL CIRCUIT FOR IMAGE REPEAT FOR A GRID DATA DISPLAY DEVICE | |
DE68925569T2 (en) | Dynamic video RAM memory | |
DE2324063C3 (en) | Buffer storage facility | |
EP0468973B2 (en) | Monitor control circuit | |
DE69430296T2 (en) | SHIFT SPEED INCREASE IN A GRID BUFFER | |
DE69425426T2 (en) | MULTIPLE BLOCK MODE OPERATIONS IN A GRID BUFFER SYSTEM FOR WINDOW OPERATIONS | |
DE3733930C2 (en) | ||
DE3938366A1 (en) | CONTROL DEVICE FOR A DISPLAY DEVICE | |
DE4006243A1 (en) | CIRCUIT ARRANGEMENT FOR OPERATING A LIQUID CRYSTAL DISPLAY | |
DE3530602C2 (en) | ||
DE69225446T2 (en) | Data flow change system in a liquid crystal display controller | |
DE3123379C2 (en) | ||
DE10208073A1 (en) | Driver circuit for an LCD display | |
DE3727658A1 (en) | ANALOGUE OUTPUT SYSTEM SUITABLE FOR A DIGITAL SYSTEM BUS | |
DE3885926T2 (en) | Display system. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 19870906 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT BE CH DE FR GB IT LI NL SE |
|
17Q | First examination report despatched |
Effective date: 19900730 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: KONTRON ELEKTRONIK GMBH |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AT BE CH DE FR GB IT LI NL SE |
|
REF | Corresponds to: |
Ref document number: 70920 Country of ref document: AT Date of ref document: 19920115 Kind code of ref document: T |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 19920127 Year of fee payment: 7 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: BE Payment date: 19920131 Year of fee payment: 7 |
|
REF | Corresponds to: |
Ref document number: 3683155 Country of ref document: DE Date of ref document: 19920206 |
|
GBT | Gb: translation of ep patent filed (gb section 77(6)(a)/1977) | ||
ITF | It: translation for a ep patent filed | ||
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: SE Payment date: 19920228 Year of fee payment: 7 Ref country code: GB Payment date: 19920228 Year of fee payment: 7 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 19920229 Year of fee payment: 7 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: CH Payment date: 19920302 Year of fee payment: 7 |
|
ET | Fr: translation filed | ||
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: AT Payment date: 19920330 Year of fee payment: 7 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: NL Payment date: 19920331 Year of fee payment: 7 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed | ||
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Effective date: 19930306 Ref country code: AT Effective date: 19930306 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SE Effective date: 19930307 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LI Effective date: 19930331 Ref country code: CH Effective date: 19930331 Ref country code: BE Effective date: 19930331 |
|
BERE | Be: lapsed |
Owner name: KONTRON ELEKTRONIK G.M.B.H. Effective date: 19930331 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NL Effective date: 19931001 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 19930306 |
|
NLV4 | Nl: lapsed or anulled due to non-payment of the annual fee | ||
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Effective date: 19931130 |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: PL |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Effective date: 19931201 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |
|
EUG | Se: european patent has lapsed |
Ref document number: 86901788.9 Effective date: 19931008 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20050306 |