US6295586B1
(en)
*
|
1998-12-04 |
2001-09-25 |
Advanced Micro Devices, Inc. |
Queue based memory controller
|
US6757679B1
(en)
*
|
1999-06-25 |
2004-06-29 |
International Business Machines Corporation |
System for building electronic queue(s) utilizing self organizing units in parallel to permit concurrent queue add and remove operations
|
TW515949B
(en)
*
|
2000-06-08 |
2003-01-01 |
Via Tech Inc |
Method for scheduling run sequence of read and write requests
|
US7538772B1
(en)
*
|
2000-08-23 |
2009-05-26 |
Nintendo Co., Ltd. |
Graphics processing system with enhanced memory controller
|
US6549991B1
(en)
*
|
2000-08-31 |
2003-04-15 |
Silicon Integrated Systems Corp. |
Pipelined SDRAM memory controller to optimize bus utilization
|
US6662265B1
(en)
*
|
2000-08-31 |
2003-12-09 |
Hewlett-Packard Development Company, L.P. |
Mechanism to track all open pages in a DRAM memory system
|
US6622225B1
(en)
*
|
2000-08-31 |
2003-09-16 |
Hewlett-Packard Development Company, L.P. |
System for minimizing memory bank conflicts in a computer system
|
US6591349B1
(en)
*
|
2000-08-31 |
2003-07-08 |
Hewlett-Packard Development Company, L.P. |
Mechanism to reorder memory read and write transactions for reduced latency and increased bandwidth
|
JP3506175B2
(ja)
*
|
2000-10-05 |
2004-03-15 |
日本電気株式会社 |
メモリ制御回路とメモリ制御方法
|
US6647456B1
(en)
*
|
2001-02-23 |
2003-11-11 |
Nvidia Corporation |
High bandwidth-low latency memory controller
|
US6735677B1
(en)
*
|
2001-04-30 |
2004-05-11 |
Lsi Logic Corporation |
Parameterizable queued memory access system
|
US6694410B1
(en)
|
2001-04-30 |
2004-02-17 |
Lsi Logic Corporation |
Method and apparatus for loading/storing multiple data sources to common memory unit
|
US7107386B1
(en)
|
2001-08-08 |
2006-09-12 |
Pasternak Solutions, Llc |
Memory bus arbitration using memory bank readiness
|
US7158964B2
(en)
|
2001-12-12 |
2007-01-02 |
Intel Corporation |
Queue management
|
US7107413B2
(en)
*
|
2001-12-17 |
2006-09-12 |
Intel Corporation |
Write queue descriptor count instruction for high speed queuing
|
US7269179B2
(en)
*
|
2001-12-18 |
2007-09-11 |
Intel Corporation |
Control mechanisms for enqueue and dequeue operations in a pipelined network processor
|
US7895239B2
(en)
|
2002-01-04 |
2011-02-22 |
Intel Corporation |
Queue arrays in network devices
|
US7181573B2
(en)
*
|
2002-01-07 |
2007-02-20 |
Intel Corporation |
Queue array caching in network devices
|
US7149226B2
(en)
*
|
2002-02-01 |
2006-12-12 |
Intel Corporation |
Processing data packets
|
TW561349B
(en)
*
|
2002-03-01 |
2003-11-11 |
Via Tech Inc |
Scheduling method and device of read/write request in control chip
|
US7149857B2
(en)
|
2002-05-14 |
2006-12-12 |
Micron Technology, Inc. |
Out of order DRAM sequencer
|
US8185602B2
(en)
|
2002-11-05 |
2012-05-22 |
Newisys, Inc. |
Transaction processing using multiple protocol engines in systems having multiple multi-processor clusters
|
US7051175B2
(en)
*
|
2003-01-17 |
2006-05-23 |
Hewlett-Packard Development Company, L.P. |
Techniques for improved transaction processing
|
US7117520B2
(en)
*
|
2003-02-24 |
2006-10-03 |
Thomson Licensing |
System and method for voice/data transmission over cable networks
|
US6754726B1
(en)
*
|
2003-03-11 |
2004-06-22 |
Inventec Corporation |
Versatile memory chip programming device and method
|
US6954387B2
(en)
*
|
2003-07-15 |
2005-10-11 |
International Business Machines Corporation |
Dynamic random access memory with smart refresh scheduler
|
US7127584B1
(en)
*
|
2003-11-14 |
2006-10-24 |
Intel Corporation |
System and method for dynamic rank specific timing adjustments for double data rate (DDR) components
|
DE602004020504D1
(de)
*
|
2003-12-09 |
2009-05-20 |
Thomson Licensing |
Speichersteuerung
|
KR100546403B1
(ko)
*
|
2004-02-19 |
2006-01-26 |
삼성전자주식회사 |
감소된 메모리 버스 점유 시간을 가지는 시리얼 플레쉬메모리 컨트롤러
|
US20060136606A1
(en)
*
|
2004-11-19 |
2006-06-22 |
Guzy D J |
Logic device comprising reconfigurable core logic for use in conjunction with microprocessor-based computer systems
|
US7363406B2
(en)
*
|
2004-12-08 |
2008-04-22 |
Motorola, Inc. |
Dynamic access scheduling memory controller
|
JP4843216B2
(ja)
*
|
2004-12-10 |
2011-12-21 |
株式会社リコー |
メモリ制御装置
|
US8082396B2
(en)
*
|
2005-04-28 |
2011-12-20 |
International Business Machines Corporation |
Selecting a command to send to memory
|
US7721011B1
(en)
|
2005-05-09 |
2010-05-18 |
Oracle America, Inc. |
Method and apparatus for reordering memory accesses to reduce power consumption in computer systems
|
US20060265485A1
(en)
*
|
2005-05-17 |
2006-11-23 |
Chai Sek M |
Method and apparatus for controlling data transfer in a processing system
|
US7603492B2
(en)
*
|
2005-09-20 |
2009-10-13 |
Motorola, Inc. |
Automatic generation of streaming data interface circuit
|
US7496777B2
(en)
*
|
2005-10-12 |
2009-02-24 |
Sun Microsystems, Inc. |
Power throttling in a memory system
|
US7533212B1
(en)
|
2005-10-20 |
2009-05-12 |
Sun Microsystems, Inc. |
System memory board subsystem using DRAM with integrated high speed point to point links
|
US7523282B1
(en)
|
2005-10-27 |
2009-04-21 |
Sun Microsystems, Inc. |
Clock enable throttling for power savings in a memory subsystem
|
US7409491B2
(en)
*
|
2005-12-14 |
2008-08-05 |
Sun Microsystems, Inc. |
System memory board subsystem using DRAM with stacked dedicated high speed point to point links
|
US7673111B2
(en)
*
|
2005-12-23 |
2010-03-02 |
Intel Corporation |
Memory system with both single and consolidated commands
|
US20070150671A1
(en)
*
|
2005-12-23 |
2007-06-28 |
Boston Circuits, Inc. |
Supporting macro memory instructions
|
US20080120497A1
(en)
*
|
2006-11-20 |
2008-05-22 |
Motorola, Inc. |
Automated configuration of a processing system using decoupled memory access and computation
|
US20080282050A1
(en)
*
|
2007-05-07 |
2008-11-13 |
On Demand Microelectronics |
Methods and arrangements for controlling memory operations
|
US20110161217A1
(en)
*
|
2008-08-14 |
2011-06-30 |
Searete Llc |
Conditionally obfuscating one or more secret entities with respect to one or more billing statements
|
US20100325333A1
(en)
*
|
2008-10-14 |
2010-12-23 |
Texas Instruments Incorporated |
Method Allowing Processor with Fewer Pins to Use SDRAM
|
US9285865B2
(en)
|
2012-06-29 |
2016-03-15 |
Oracle International Corporation |
Dynamic link scaling based on bandwidth utilization
|
KR20140028618A
(ko)
|
2012-08-29 |
2014-03-10 |
삼성전자주식회사 |
쓰기 페일을 줄이는 메모리 장치, 이를 포함하는 메모리 시스템 및 그 쓰기 방법
|
WO2014098839A1
(en)
*
|
2012-12-19 |
2014-06-26 |
Hewlett-Packard Development Company |
Nvram path selection
|
KR102098248B1
(ko)
|
2013-06-03 |
2020-04-07 |
삼성전자 주식회사 |
온도에 따라 완화된 타이밍 요건으로 사용되는 메모리 장치 및 이를 이용하는 메모리 콘트롤러
|
US9281046B2
(en)
|
2013-10-08 |
2016-03-08 |
Advanced Micro Devices, Inc. |
Data processor with memory controller for high reliability operation and method
|
US9576637B1
(en)
*
|
2016-05-25 |
2017-02-21 |
Advanced Micro Devices, Inc. |
Fine granularity refresh
|
US10402120B2
(en)
|
2016-07-15 |
2019-09-03 |
Advanced Micro Devices, Inc. |
Memory controller arbiter with streak and read/write transaction management
|
US10684969B2
(en)
|
2016-07-15 |
2020-06-16 |
Advanced Micro Devices, Inc. |
Command arbitration for high speed memory interfaces
|
US10037150B2
(en)
|
2016-07-15 |
2018-07-31 |
Advanced Micro Devices, Inc. |
Memory controller with virtual controller mode
|
US10679722B2
(en)
|
2016-08-26 |
2020-06-09 |
Sandisk Technologies Llc |
Storage system with several integrated components and method for use therewith
|
TWI701554B
(zh)
*
|
2018-12-13 |
2020-08-11 |
英屬維京群島商鯨鏈先進股份有限公司 |
適用於雜湊演算法的電路系統
|
US11226816B2
(en)
*
|
2020-02-12 |
2022-01-18 |
Samsung Electronics Co., Ltd. |
Systems and methods for data placement for in-memory-compute
|
US11995008B2
(en)
*
|
2021-06-22 |
2024-05-28 |
Advanced Micro Devices, Inc. |
Memory controller with hybrid DRAM/persistent memory channel arbitration
|
US11960400B2
(en)
|
2022-04-26 |
2024-04-16 |
Cadence Design Systems, Inc. |
Managing multiple cache memory circuit operations
|
US12079144B1
(en)
*
|
2022-09-21 |
2024-09-03 |
Apple Inc. |
Arbitration sub-queues for a memory circuit
|