CN1628358A - 电荷注入方法 - Google Patents
电荷注入方法 Download PDFInfo
- Publication number
- CN1628358A CN1628358A CNA028272501A CN02827250A CN1628358A CN 1628358 A CN1628358 A CN 1628358A CN A028272501 A CNA028272501 A CN A028272501A CN 02827250 A CN02827250 A CN 02827250A CN 1628358 A CN1628358 A CN 1628358A
- Authority
- CN
- China
- Prior art keywords
- programming
- volts
- memory cell
- bit
- voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3404—Convergence or correction of memory cell threshold voltages; Repair or recovery of overerased or overprogrammed cells
- G11C16/3409—Circuits or methods to recover overerased nonvolatile memory cells detected during erase verification, usually by means of a "soft" programming step
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5657—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using ferroelectric storage elements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5671—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge trapping in an insulator
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0466—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
- G11C16/0475—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS] comprising two or more independent storage sites which store independent data
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3436—Arrangements for verifying correct programming or erasure
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3436—Arrangements for verifying correct programming or erasure
- G11C16/344—Arrangements for verifying correct erasure or for detecting overerased cells
- G11C16/3445—Circuits or methods to verify correct erasure of nonvolatile memory cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3404—Convergence or correction of memory cell threshold voltages; Repair or recovery of overerased or overprogrammed cells
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Non-Volatile Memory (AREA)
- Read Only Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
作业 | 存储单元 | 栅极 | 位线0 | 位线1 | 注释 |
读取 | C0 | Vcc | 0伏 | 1.2伏 | 额外行 |
读取 | C1 | Vcc | 1.2伏 | 0伏 | 正常行 |
编程 | C0 | 9.25至9.5伏 | 5至5.5伏 | 0伏 | 热电子 |
编程 | C1 | 9.25至9.5伏 | 0伏 | 5至5.5伏 | 热电子 |
单端擦除 | C0 | -3至-6伏 | 5至6伏 | 浮接 | 热电子注入 |
单端擦除 | C1 | -3至-6伏 | 浮接 | 5至6伏 | 热电子注入 |
两端擦除 | C1,C0 | -3至-6伏 | 5至6伏 | 5至6伏 | 热电子注入 |
存储单元 | WL | A | B | C | sel0 | sel 1 | sel 2 | Sel 3 | BL 0 | BL 1 | BL 2 |
C0 | Vgate | H | L | x | L | H | L | L | GND | VD | X |
C1 | Vgate | L | H | x | L | H | L | L | VD | GND | X |
C2 | Vgate | H | L | x | H | L | L | L | GND | VD | X |
C3 | Vgate | L | H | x | H | L | L | L | VD | GND | X |
C4 | Vgate | x | H | L | L | L | L | H | X | GND | VD |
C5 | Vgate | x | L | H | L | L | L | H | X | VD | GND |
C6 | Vgate | x | H | L | L | L | H | L | X | GND | VD |
C7 | Vgate | x | L | H | L | L | H | L | X | VD | GND |
Claims (10)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/050,483 US6567303B1 (en) | 2001-01-31 | 2002-01-16 | Charge injection |
US10/050,483 | 2002-01-16 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1628358A true CN1628358A (zh) | 2005-06-15 |
CN100433193C CN100433193C (zh) | 2008-11-12 |
Family
ID=27609070
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB028272501A Expired - Lifetime CN100433193C (zh) | 2002-01-16 | 2002-12-17 | 电荷注入方法 |
Country Status (8)
Country | Link |
---|---|
JP (1) | JP2005516330A (zh) |
KR (1) | KR20040071322A (zh) |
CN (1) | CN100433193C (zh) |
AU (1) | AU2002367512A1 (zh) |
DE (1) | DE10297641T5 (zh) |
GB (1) | GB2400709B (zh) |
TW (1) | TWI260639B (zh) |
WO (1) | WO2003063167A2 (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101809672B (zh) * | 2007-08-21 | 2014-03-19 | 美光科技公司 | 电荷损失补偿方法和设备 |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6768165B1 (en) | 1997-08-01 | 2004-07-27 | Saifun Semiconductors Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US6928001B2 (en) | 2000-12-07 | 2005-08-09 | Saifun Semiconductors Ltd. | Programming and erasing methods for a non-volatile memory cell |
US6584017B2 (en) | 2001-04-05 | 2003-06-24 | Saifun Semiconductors Ltd. | Method for programming a reference cell |
US7190620B2 (en) | 2002-01-31 | 2007-03-13 | Saifun Semiconductors Ltd. | Method for operating a memory device |
US6700818B2 (en) | 2002-01-31 | 2004-03-02 | Saifun Semiconductors Ltd. | Method for operating a memory device |
US6917544B2 (en) | 2002-07-10 | 2005-07-12 | Saifun Semiconductors Ltd. | Multiple use memory chip |
US7136304B2 (en) | 2002-10-29 | 2006-11-14 | Saifun Semiconductor Ltd | Method, system and circuit for programming a non-volatile memory array |
US7142464B2 (en) | 2003-04-29 | 2006-11-28 | Saifun Semiconductors Ltd. | Apparatus and methods for multi-level sensing in a memory array |
US7123532B2 (en) | 2003-09-16 | 2006-10-17 | Saifun Semiconductors Ltd. | Operating array cells with matched reference cells |
US6967873B2 (en) * | 2003-10-02 | 2005-11-22 | Advanced Micro Devices, Inc. | Memory device and method using positive gate stress to recover overerased cell |
US7366025B2 (en) | 2004-06-10 | 2008-04-29 | Saifun Semiconductors Ltd. | Reduced power programming of non-volatile cells |
US7317633B2 (en) | 2004-07-06 | 2008-01-08 | Saifun Semiconductors Ltd | Protection of NROM devices from charge damage |
US7095655B2 (en) | 2004-08-12 | 2006-08-22 | Saifun Semiconductors Ltd. | Dynamic matching of signal path and reference path for sensing |
US7638850B2 (en) | 2004-10-14 | 2009-12-29 | Saifun Semiconductors Ltd. | Non-volatile memory structure and method of fabrication |
US7535765B2 (en) | 2004-12-09 | 2009-05-19 | Saifun Semiconductors Ltd. | Non-volatile memory device and method for reading cells |
EP1686592A3 (en) | 2005-01-19 | 2007-04-25 | Saifun Semiconductors Ltd. | Partial erase verify |
US7184313B2 (en) | 2005-06-17 | 2007-02-27 | Saifun Semiconductors Ltd. | Method circuit and system for compensating for temperature induced margin loss in non-volatile memory cells |
US7307878B1 (en) | 2005-08-29 | 2007-12-11 | Spansion Llc | Flash memory device having improved program rate |
US7957204B1 (en) | 2005-09-20 | 2011-06-07 | Spansion Llc | Flash memory programming power reduction |
US8358543B1 (en) | 2005-09-20 | 2013-01-22 | Spansion Llc | Flash memory programming with data dependent control of source lines |
US7433228B2 (en) * | 2005-09-20 | 2008-10-07 | Spansion Llc | Multi-bit flash memory device having improved program rate |
US7221138B2 (en) | 2005-09-27 | 2007-05-22 | Saifun Semiconductors Ltd | Method and apparatus for measuring charge pump output current |
US7352627B2 (en) | 2006-01-03 | 2008-04-01 | Saifon Semiconductors Ltd. | Method, system, and circuit for operating a non-volatile memory array |
KR100666223B1 (ko) * | 2006-02-22 | 2007-01-09 | 삼성전자주식회사 | 메모리셀 사이의 커플링 노이즈를 저감시키는 3-레벨불휘발성 반도체 메모리 장치 및 이에 대한 구동방법 |
US7638835B2 (en) | 2006-02-28 | 2009-12-29 | Saifun Semiconductors Ltd. | Double density NROM with nitride strips (DDNS) |
US7605579B2 (en) | 2006-09-18 | 2009-10-20 | Saifun Semiconductors Ltd. | Measuring and controlling current consumption and output current of charge pumps |
CN111863086B (zh) * | 2019-04-29 | 2022-07-05 | 北京兆易创新科技股份有限公司 | 一种控制编程性能的方法和装置 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5675537A (en) * | 1996-08-22 | 1997-10-07 | Advanced Micro Devices, Inc. | Erase method for page mode multiple bits-per-cell flash EEPROM |
US5870335A (en) * | 1997-03-06 | 1999-02-09 | Agate Semiconductor, Inc. | Precision programming of nonvolatile memory cells |
US6768165B1 (en) * | 1997-08-01 | 2004-07-27 | Saifun Semiconductors Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US6044022A (en) * | 1999-02-26 | 2000-03-28 | Tower Semiconductor Ltd. | Programmable configuration for EEPROMS including 2-bit non-volatile memory cell arrays |
US6396741B1 (en) * | 2000-05-04 | 2002-05-28 | Saifun Semiconductors Ltd. | Programming of nonvolatile memory cells |
US6307784B1 (en) * | 2001-02-28 | 2001-10-23 | Advanced Micro Devices | Negative gate erase |
US6456533B1 (en) * | 2001-02-28 | 2002-09-24 | Advanced Micro Devices, Inc. | Higher program VT and faster programming rates based on improved erase methods |
US6512701B1 (en) * | 2001-06-21 | 2003-01-28 | Advanced Micro Devices, Inc. | Erase method for dual bit virtual ground flash |
-
2002
- 2002-12-17 AU AU2002367512A patent/AU2002367512A1/en not_active Abandoned
- 2002-12-17 KR KR10-2004-7011031A patent/KR20040071322A/ko not_active Application Discontinuation
- 2002-12-17 CN CNB028272501A patent/CN100433193C/zh not_active Expired - Lifetime
- 2002-12-17 DE DE10297641T patent/DE10297641T5/de not_active Withdrawn
- 2002-12-17 GB GB0417770A patent/GB2400709B/en not_active Expired - Fee Related
- 2002-12-17 WO PCT/US2002/040775 patent/WO2003063167A2/en active Application Filing
- 2002-12-17 JP JP2003562936A patent/JP2005516330A/ja active Pending
-
2003
- 2003-01-08 TW TW092100296A patent/TWI260639B/zh not_active IP Right Cessation
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101809672B (zh) * | 2007-08-21 | 2014-03-19 | 美光科技公司 | 电荷损失补偿方法和设备 |
Also Published As
Publication number | Publication date |
---|---|
JP2005516330A (ja) | 2005-06-02 |
GB2400709B (en) | 2005-12-28 |
GB0417770D0 (en) | 2004-09-15 |
AU2002367512A1 (en) | 2003-09-02 |
GB2400709A (en) | 2004-10-20 |
CN100433193C (zh) | 2008-11-12 |
TWI260639B (en) | 2006-08-21 |
WO2003063167A2 (en) | 2003-07-31 |
DE10297641T5 (de) | 2005-01-05 |
KR20040071322A (ko) | 2004-08-11 |
WO2003063167A3 (en) | 2003-12-04 |
TW200302486A (en) | 2003-08-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100433193C (zh) | 电荷注入方法 | |
CN100470679C (zh) | 使用预先擦除步骤擦除闪存的方法 | |
CN100538897C (zh) | 动态参考编程的算法 | |
CN1182538C (zh) | 以软编程来紧缩vt分布的斜坡栅技术 | |
CN1647214B (zh) | 用于动态页编程的更新设计 | |
CN1174430C (zh) | 在快擦写eeprom中编程及过擦除更正模式中弱化位线漏电流的电路装置 | |
US6757196B1 (en) | Two transistor flash memory cell for use in EEPROM arrays with a programmable logic device | |
US5638327A (en) | Flash-EEPROM memory array and method for biasing the same | |
CN1647215A (zh) | 使用双动态参考的用于多位闪存读取的系统和方法 | |
JPH09162314A (ja) | 不揮発性半導体記憶装置および記憶方法 | |
US7515479B2 (en) | Nonvolatile semiconductor storage device and method for writing therein | |
CN101510442A (zh) | 存储器阵列的操作方法 | |
CN101015020A (zh) | 改良具有虚拟字线的闪存阵列的擦除电压分布的方法 | |
KR100558004B1 (ko) | 게이트 전극과 반도체 기판 사이에 전하저장층을 갖는비휘발성 메모리 소자의 프로그램 방법 | |
CN1432181A (zh) | 闪存阵列中页面模式擦除 | |
KR19980025154A (ko) | 비휘발성 반도체 메모리 장치 | |
JP2001057089A (ja) | フラッシュ互換eeprom | |
CN1433064A (zh) | 非易失性存储器元件的操作方法 | |
US6888753B2 (en) | Memory cell array comprising individually addressable memory cells and method of making the same | |
US6011717A (en) | EEPROM memory programmable and erasable by Fowler-Nordheim effect | |
CN1665019A (zh) | 操作电可写和可擦除存储单元的方法及用于电存储的存储装置 | |
CN101515475A (zh) | 双位非易失快闪存储单元及其操作方法 | |
CN101154460A (zh) | 闪存阵列的读取操作方法 | |
CN1380699A (zh) | 电可擦可编程的内存装置及其制造方法 | |
JPH05174588A (ja) | 不揮発性半導体記憶装置のデータ消去方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
ASS | Succession or assignment of patent right |
Owner name: SPANSION CO.,LTD. Free format text: FORMER OWNER: ADVANCED MICRO DEVICES INC. Effective date: 20070413 Owner name: SPANSION CO., LTD. Free format text: FORMER OWNER: SPANSION CO.,LTD. Effective date: 20070413 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20070413 Address after: California, USA Applicant after: Spanson Co. Address before: California, USA Applicant before: ADVANCED MICRO DEVICES, Inc. Effective date of registration: 20070413 Address after: California, USA Applicant after: SPANSION LLC Address before: California, USA Applicant before: Spanson Co. |
|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C41 | Transfer of patent application or patent right or utility model | ||
TR01 | Transfer of patent right |
Effective date of registration: 20160411 Address after: California, USA Patentee after: CYPRESS SEMICONDUCTOR Corp. Address before: California, USA Patentee before: SPANSION LLC |
|
CX01 | Expiry of patent term | ||
CX01 | Expiry of patent term |
Granted publication date: 20081112 |