CN1184684C - 半导体装置和半导体模块 - Google Patents
半导体装置和半导体模块 Download PDFInfo
- Publication number
- CN1184684C CN1184684C CNB011173114A CN01117311A CN1184684C CN 1184684 C CN1184684 C CN 1184684C CN B011173114 A CNB011173114 A CN B011173114A CN 01117311 A CN01117311 A CN 01117311A CN 1184684 C CN1184684 C CN 1184684C
- Authority
- CN
- China
- Prior art keywords
- electrode
- back side
- heat transmission
- semiconductor device
- supporter
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 218
- 229920005989 resin Polymers 0.000 claims abstract description 53
- 239000011347 resin Substances 0.000 claims abstract description 53
- 230000003321 amplification Effects 0.000 claims abstract description 20
- 238000003199 nucleic acid amplification method Methods 0.000 claims abstract description 20
- 230000005540 biological transmission Effects 0.000 claims description 95
- 239000000463 material Substances 0.000 claims description 32
- 239000011810 insulating material Substances 0.000 claims description 20
- 238000003466 welding Methods 0.000 claims description 19
- 239000004020 conductor Substances 0.000 claims description 13
- 229910052751 metal Inorganic materials 0.000 abstract description 13
- 239000002184 metal Substances 0.000 abstract description 13
- 230000005855 radiation Effects 0.000 abstract description 5
- 230000003247 decreasing effect Effects 0.000 abstract 1
- 229910000679 solder Inorganic materials 0.000 description 32
- 238000000034 method Methods 0.000 description 27
- 239000011888 foil Substances 0.000 description 26
- 239000000758 substrate Substances 0.000 description 22
- 238000010586 diagram Methods 0.000 description 18
- 238000004519 manufacturing process Methods 0.000 description 17
- 239000010949 copper Substances 0.000 description 15
- 238000005530 etching Methods 0.000 description 15
- 230000001070 adhesive effect Effects 0.000 description 13
- 239000000853 adhesive Substances 0.000 description 12
- 239000011248 coating agent Substances 0.000 description 12
- 238000000576 coating method Methods 0.000 description 12
- 230000015572 biosynthetic process Effects 0.000 description 10
- 238000005538 encapsulation Methods 0.000 description 8
- 239000000919 ceramic Substances 0.000 description 7
- PNEYBMLMFCGWSK-UHFFFAOYSA-N Alumina Chemical compound [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 6
- 239000007767 bonding agent Substances 0.000 description 5
- 239000000945 filler Substances 0.000 description 5
- 229920001721 polyimide Polymers 0.000 description 5
- 238000000926 separation method Methods 0.000 description 5
- 229910017767 Cu—Al Inorganic materials 0.000 description 4
- 239000004642 Polyimide Substances 0.000 description 4
- 229910052737 gold Inorganic materials 0.000 description 4
- 229910052709 silver Inorganic materials 0.000 description 4
- 239000006071 cream Substances 0.000 description 3
- 238000002788 crimping Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 239000002245 particle Substances 0.000 description 3
- XWUCFAJNVTZRLE-UHFFFAOYSA-N 7-thiabicyclo[2.2.1]hepta-1,3,5-triene Chemical compound C1=C(S2)C=CC2=C1 XWUCFAJNVTZRLE-UHFFFAOYSA-N 0.000 description 2
- 229910018182 Al—Cu Inorganic materials 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 229910001030 Iron–nickel alloy Inorganic materials 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- 230000009471 action Effects 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 238000004873 anchoring Methods 0.000 description 2
- 238000005452 bending Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 238000005422 blasting Methods 0.000 description 2
- 238000003490 calendering Methods 0.000 description 2
- 238000001816 cooling Methods 0.000 description 2
- 238000005520 cutting process Methods 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 230000004927 fusion Effects 0.000 description 2
- 238000000227 grinding Methods 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 238000003825 pressing Methods 0.000 description 2
- 238000007639 printing Methods 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- QQONPFPTGQHPMA-UHFFFAOYSA-N propylene Natural products CC=C QQONPFPTGQHPMA-UHFFFAOYSA-N 0.000 description 2
- 125000004805 propylene group Chemical group [H]C([H])([H])C([H])([*:1])C([H])([H])[*:2] 0.000 description 2
- 238000007789 sealing Methods 0.000 description 2
- 238000005245 sintering Methods 0.000 description 2
- 239000010935 stainless steel Substances 0.000 description 2
- 229910001220 stainless steel Inorganic materials 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- 210000004243 sweat Anatomy 0.000 description 2
- 229920005992 thermoplastic resin Polymers 0.000 description 2
- 238000001721 transfer moulding Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 1
- 229920000106 Liquid crystal polymer Polymers 0.000 description 1
- 239000004977 Liquid-crystal polymers (LCPs) Substances 0.000 description 1
- 206010037660 Pyrexia Diseases 0.000 description 1
- 208000034189 Sclerosis Diseases 0.000 description 1
- 206010039792 Seborrhoea Diseases 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 238000004364 calculation method Methods 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000013256 coordination polymer Substances 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000011889 copper foil Substances 0.000 description 1
- 238000003618 dip coating Methods 0.000 description 1
- 238000007598 dipping method Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000013007 heat curing Methods 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 239000009719 polyimide resin Substances 0.000 description 1
- 229920001296 polysiloxane Polymers 0.000 description 1
- 238000004382 potting Methods 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 238000013138 pruning Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 208000008742 seborrheic dermatitis Diseases 0.000 description 1
- 239000002893 slag Substances 0.000 description 1
- 230000008646 thermal stress Effects 0.000 description 1
- 229920001187 thermosetting polymer Polymers 0.000 description 1
- 238000009736 wetting Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B5/00—Recording by magnetisation or demagnetisation of a record carrier; Reproducing by magnetic means; Record carriers therefor
- G11B5/48—Disposition or mounting of heads or head supports relative to record carriers ; arrangements of heads, e.g. for scanning the record carrier to increase the relative speed
- G11B5/4806—Disposition or mounting of heads or head supports relative to record carriers ; arrangements of heads, e.g. for scanning the record carrier to increase the relative speed specially adapted for disk drive assemblies, e.g. assembly prior to operation, hard or flexible disk drives
- G11B5/4853—Constructional details of the electrical connection between head and arm
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4821—Flat leads, e.g. lead frames with or without insulating supports
- H01L21/4828—Etching
- H01L21/4832—Etching a temporary substrate after encapsulation process to form leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/433—Auxiliary members in containers characterised by their shape, e.g. pistons
- H01L23/4334—Auxiliary members in encapsulations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0201—Thermal arrangements, e.g. for cooling, heating or preventing overheating
- H05K1/0203—Cooling of mounted components
- H05K1/0204—Cooling of mounted components using means for thermal conduction connection in the thickness direction of the substrate
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0201—Thermal arrangements, e.g. for cooling, heating or preventing overheating
- H05K1/0203—Cooling of mounted components
- H05K1/021—Components thermally connected to metal substrates or heat-sinks by insert mounting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/3201—Structure
- H01L2224/32012—Structure relative to the bonding area, e.g. bond pad
- H01L2224/32013—Structure relative to the bonding area, e.g. bond pad the layer connector being larger than the bonding area, e.g. bond pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/3205—Shape
- H01L2224/32057—Shape in side view
- H01L2224/32059—Shape in side view comprising protrusions or indentations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8338—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/83385—Shape, e.g. interlocking features
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01059—Praseodymium [Pr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01075—Rhenium [Re]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12044—OLED
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15787—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/189—Printed circuits structurally associated with non-printed electric components characterised by the use of a flexible or folded printed circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10416—Metallic blocks or heatsinks completely inserted in a PCB
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10727—Leadless chip carrier [LCC], e.g. chip-modules for cards
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
Abstract
在硬盘中安装有固定粘接了读写放大用IC的FCA,但是,因为读写放大用IC的散热性不好,所以该读写放大用IC的温度上升,读写速度大大降低。而且硬盘本身的特性受大的影响。散热用的电极(15)露出在绝缘性树脂13的背面,金属板(23)固定粘接在该散热用的电极(15)上,该金属板(23)的背面与柔性片的背面实质上处于同一平面,能够与第二支持件(24)简单地固定粘接在一起。因此,半导体元件产生的热能够经散热用的电极(15)、金属板(23 )、第二支持件(24)良好地散出。
Description
技术领域
本发明涉及半导体装置和半导体模块,特别是涉及能够良好地放出来自半导体元件的热的结构。
背景技术
近年来,随着半导体装置用于便携式机器或小型高密度装配机器,正在谋求轻薄短小而散热性好的半导体装置。但是,半导体装置被装在各种各样的基板上,作为这种基板所包含的半导体模块,则装于各种各样的机器中。基板可以是陶瓷基板、印刷基板、柔性片、金属基板或玻璃基板等,这里,以下描述其一例,作为安装在柔性片上的半导体模块。不言而喻,在本实施例中也能使用这些其它基板。
图17中表示了使用柔性片的半导体模块被安装在硬盘100内的情况。该硬盘100例如被详细描述在“日经エレクトロニクス(日经电子)1997年6月16日(No.691)P92~”中。
将该硬盘100安装在金属构成的箱体101内,多张记录盘102被一体地装配在主轴电机103上,在各记录盘102的表面上,经很窄的间隙配置有磁头104。该磁头104被安装在固定于臂105的前端的悬臂106的前端部。而且磁头104、悬臂106、臂105构成一体,该一体件被安装在致动器107上。
为了经磁头104进行写入、读出,记录盘102必须与读写放大用IC108电连接,因此,使用在柔性片109上安装了该读写放大用IC108的半导体模块110,最后把设置在柔性片109上的布线电气地连接到磁头104上。该半导体模块110被称之为可弯曲电路组件,一般简称为FCA。
在箱体101的背面,露出被装在半导体模块110上的连接器111,该连接器(阳接头或阴接头)与被安装在主板112上的连接器(阴接头或阳接头)连接。在该主板112上,设置有布线,并安装着主轴电机103的驱动用IC、缓冲存储器、其他驱动用的IC、例如ASIC等。
例如:记录盘102经主轴电机103以4500rpm的转速旋转,磁头104用致动器107决定其位置。这种旋转机构被设置在箱体101上的盖体密闭着,所以无论如何热都不流动,而使读写放大用IC108温度上升。因此,读写放大用IC108被安装在致动器107、箱体101等的热传导好的部分上。主轴电机103的旋转有可能达到5400、7200、10000rpm的高速,所以,这种散热尤为重要。
为了进一步说明上述的FCA,把其结构表示于图18上。图18A是平面图,图18B的断面图,是沿A-A线剖切设置在前端的读写放大用IC108的部分的示图。为了把该FCA110被弯折后安装在箱体101内的一部分上,所以采用取容易弯曲加工的平面形状的第一柔性片109。
在该FCA110的左端,安装有连接器111,构成第一连接部。与该连接器111电连接的第一布线121贴合在第一柔性片109上,一直延伸到右端。所述第一布线121与该读写放大用IC108电连接,与磁头104连接的读写放大用IC108的引线122被连接在第二布线123上,该第二布线123与臂105、悬臂106上设置的第二柔性片124上的第三布线126连接。即:第一柔性片109的右端成为第二连接部127,在这里与第二柔性片124相连接。而且,第一柔性片109与第二柔性片124最好一体地设置,这时,第二布线123与第三布线126就被设置为一体。
在设置读写放大用IC108的第一柔性片109的背面上,设置有支持件128。该支持件128使用陶瓷基板、Al基板。经该支持件128与露出在箱体101内部的金属热接合,读写放大用IC108的热经该支持件128散出到外部。
接下来参照图18B,说明读写放大用IC108和第一柔性片109的连接结构。
第一柔性片109A下层开始层叠第一聚酰亚胺片130(下称第一PI片)、第一粘接层131、导电图形132、第二粘接层133和第二聚酰亚胺片134(下称第二PI片),导电图形132被夹在第一、第二聚酰亚胺片130、134之间。
为了连接读写放大用IC108,去掉所要的地方的第二聚酰亚胺片134和第二粘接层133,形成开口部135,使导电图形132从这里露出来。如图所示,经引线122电连接读写放大用IC108。
图18B中,用绝缘性树脂136封装起来的半导体装置沿箭头表示的散热路径向外散热,特别是,绝缘性树脂136成为热阻,总体地看,这是一种不能够高效率地把从读写放大用IC108产生的热散出去的结构。
进一步地用硬盘来说明,求出该硬盘的读写传送速率的500MHz~1GHz以及更高的频率,必须把读写放大用IC108的读写速度作到高速。因此,必须使与读写放大用IC108连接的柔性片上的布线的路径短,而且必须防止读写放大用IC108的温度上升。
特别是因为记录盘102高速旋转而箱体101和盖体构成密闭的空间,所以,内部的温度可上升到70度~80度。另一方面,一般的IC的动作容许温度大约为125度,读写放大用IC108容许从内部温度80度上升大约45度。但是,如图所示,如果半导体装置本身的热阻、FCA的热阻大,读写放大用IC108立刻就会超过动作容许温度,而不能发挥出本来的能力。因此,谋求散热性优良的半导体装置、FCA。
但是,今后动作频率会更加提高,所以,读写放大用IC108本身也会因运算处理产生热而使温度上升。在常温下,即使能够实现所期望的动作频率,在硬盘内部由于温升也必须降低动作频率。
以上,随今后动作频率的增加,半导体装置、半导体模块(FCA)更要谋求其良好的散热性。
另一方面,为减少惯性转矩,致动器107本身以及安装在它上面的臂105、悬臂106和磁头104必须被作得尽可能地轻。特别是,如图17所示,在把读写放大用IC108安装于致动器107表面上的情况下,也要谋求该IC108的轻量化、FCA110的轻量化。
发明内容
鉴于上述的课题,第1,按照本发明的半导体装置,半导体元件被面朝下与绝缘性树脂封装为一体,在其背面露出与所述半导体元件的焊接电极电连接的焊盘和处于所述半导体元件的表面的散热用电极;在所述散热用电极的露出部设置有金属板,使其从所述焊盘的背面突出来。
由于该突出的金属板处于面对第一支持件即柔性片背面的位置上,所以金属板能够粘接或接触在框体的内部特别是具有平面的部分、散热板等上。因此,半导体元件的热能够被传导到散热板上。
第2,所述焊盘的背面和所述散热用的电极的背面实质上被配置在同一平面上。
第3,所述半导体元件和所述散热用的电极用绝缘材料固定在一起。
第4,所述散热用的电极和所述金属板用绝缘材料或导电材料固定在一起。
第5,所述散热用的电极和所述金属板使用同一材料形成一体。
第6,所述绝缘性树脂的背面从所述焊盘的背面突出来。
第7,所述焊盘的侧面和从所述焊盘的侧面延伸出来的绝缘性树脂的背面呈同一曲面。
第8,一种半导体模块,具有设置了导电图形的第一支持件和半导体装置,所述半导体装置的与所述导电图形电连接的半导体元件被面朝下与绝缘性树脂封装为一体,在其背面露出与所述半导体元件的焊接电极电连接的焊盘和处于所述半导体元件的表面的散热用电极;
所述焊盘与设置在所述第一支持件的上面的导电图形电连接,在对应于所述散热用电极的所述第一支持件上设置有开口部,在所述开口部设置有与所述散热用电极固定在一起的金属板。
第9,在所述第一支持件的背面粘接着固定着所述金属板的第二支持件。
第10,所述散热用的电极和所述金属板使用同一材料形成一体。
第11,对应于所述金属板的所述第二支持件上设置有由导电材料构成的固定板,所述固定板和所述金属板热接合在一起。
第12,所述金属板以Cu为主要材料,所述第二支持件以Al为主要材料,所述固定板由形成在所述第二支持件上的以Cu为主要材料的镀膜构成。
第13,所述绝缘性树脂的背面从所述焊盘的背面突出来。
第14,所述焊盘的侧面和从所述焊盘的侧面延伸出来的绝缘性树脂的背面呈同一曲面。
第15,所述半导体元件是硬盘的读写放大用IC。
第16,一种半导体装置,半导体元件被面朝下与绝缘性树 脂封装为一体,在其背面露出与所述半导体元件的焊接电极电连接的焊盘、经与所述焊盘一体的布线延伸的外部连接电极和配置在所述半导体元件的表面的散热用电极;在所述散热用电极的露出部设置有金属板,使其从所述焊盘的背面突出来。
第17,所述外部连接电极的背面和所述散热用的电极的背面实质上被配置在同一平面上。
第18,所述半导体元件和所述散热用的电极用绝缘材料固定着。
第19,所述散热用的电极和所述金属板用绝缘材料或导电材料固定着。
第20,所述散热用的电极和所述金属板使用同一材料形成一体。
第21,所述绝缘性树脂的背面从所述外部连接电极的背面突出来。
第22,所述外部连接电极的侧面和从所述外部连接电极的侧面延伸出来的绝缘材料的背面呈同一曲面。
第23,一种半导体模块,具有设置了导电图形的第一支持件和半导体装置,所述半导体装置的与所述导电图形电连接的半导体元件被面朝下与绝缘性树脂封装为一体,在其背面露出与所述半导体元件的焊接电极电连接的焊盘、经与所述焊盘一体的布线设置的外部连接电极和配置在所述半导体元件的表面的散热用电极;
所述外部连接电极与设置在所述第一支持件的上面的导电图形电连接,在对应于所述散热用电极的所述第一支持件上设置有开口部,在所述开口部设置有与所述散热用电极固定在一起的金属板。
第24,在所述第一支持件的背面粘接着固定了所述金属板的第二支持件。
第25,所述散热用的电极和所述金属板使用同一材料形成一体。
第26,对应于所述金属板的所述第二支持件上设置有由导电材料构成的固定板,所述固定板和所述金属板热合在一起。
第27,所述金属板以Cu为主要材料,所述第二支持件以Al为主要材料,所述固定板由形成在所述第二支持件上的以Cu为主要材料的镀膜构成。
第28,所述绝缘性粘接装置的背面从所述外部连接电极的背面突出来。
第29,所述外部连接电极的侧面和与所述外部连接电极粘接的绝缘性粘接装置的背面呈同一曲面。
第30,所述半导体元件是硬盘的读写放大用IC。
附图说明
图1是本发明的半导体模块的说明图。
图2是本发明的半导体装置的说明图。
图3是本发明的半导体装置的说明图。
图4是本发明的半导体装置的制造方法说明图。
图5是本发明的半导体装置的制造方法说明图。
图6是本发明的半导体装置的制造方法说明图。
图7是本发明的半导体装置的制造方法说明图。
图8是本发明的半导体装置的制造方法说明图。
图9是本发明的半导体装置的说明图。
图10是形成在导电图形上的流动防止膜的说明图。
图11是本发明的半导体模块的说明图。
图12是本发明的半导体装置的制造方法说明图。
图13是本发明的半导体装置的制造方法说明图。
图14是本发明的半导体装置的制造方法说明图。
图15是本发明的半导体装置的说明图。
图16是半导体元件与焊盘的连接结构的说明图。
图17是硬盘的说明图。
图18是图17中采用的原来的半导体模块的说明图。
具体实施方式
本发明提供高散热性且轻薄短小的半导体装置的同时,提供安装在该半导体装置内的半导体模块例如安装在柔性片上的半导体模块(下称FCA),实现安装了该FCA的机器例如硬盘的特性改善。
首先,作为安装FCA的机器的一例,用图17参照硬盘100,把FCA表示在图1中。图2~图16表示安装在FCA中的半导体装置及其制造方法。
说明安装FCA的机器的第一实施例
作为该机器,再次说明在现有技术栏中说明了的图17的硬盘100。
为了把硬盘100安装在计算机等内,必要时把它安装在主板112上。该主板112安装有阴型(或阳型)连接器。所述主板112上的连接 器 与安装在FCA上并从箱体101的背面露出来的阳型(或阴型)连接器111相连接。在箱体101中,记录媒体即记录盘102根据其容量把多张层叠起来,磁头104以20~30nm的高度浮在记录盘102的上方,为了进行扫描,把记录盘102之间的间隔设置在该扫描中不发生问题,维持该间隔地把记录盘102装配在主轴电机103上。该主轴电机103被安装在安装用基板上,配置在按装基板背面的连接器从箱体101的背面露出来。该连接器也与主板112的连接器相连接。这样,在主板112上安装有驱动磁头104的读写放大用IC108的IC、驱动主轴电机103的IC、驱动致动器的IC、暂时保管数据的缓冲存储器和实现厂家独自驱动的ASIC等,当然也可以安装有其他被动元件、主动元件。
应该使磁头104与读写放大用IC108的连接布线尽可能地短,读写放大用IC108被配置在致动器107上。但是,由此说明的本发明的半导体装置因为非常薄而且轻,所以除致动器以外,都可以安装在臂105或悬臂106上。这时,如图1B所示,由于半导体装置10的背面从第一支持件11的开口部12露出来,所以,半导体装置10的背面与臂105或悬臂106热结合,半导体装置10的热能够经臂105、箱体101发散外部去。
如图17所示,在把读写放大用IC108安装于致动器107上的情况下,读写放大用IC108把每个信道的读写用的电路形成在一个芯片上,以便多个磁传感器能够读写。但是,该悬臂106的每个悬臂上装配的磁头104专用的读写用电路可以被安装在各自的悬臂上。这样,就能够使磁头104与读写放大用IC108的布线距离远远地短于图18的结构,并能够降低其分阻抗,从而能够提高读写速度。
说明半导体装置的第二实施例
首先参照图2说明本发明的半导体装置。图2A是半导体装置的平面图,图2B是沿A-A线的断面图。
图2中,以下的构成要素被埋入在绝缘性树脂13内,即:焊盘14、设置在围绕在该焊盘14周围的区域内的散热用的电极15、设置在该散热用的电极15上的半导体元件16都被埋入在绝缘性树脂13内。半导体元件16被面朝下地安装,并经绝缘性粘接装置17与散热用的电极15固定粘接在一起,考虑粘接性能,把它们分为4块。标号18A表示因4分割而形成的分离沟。在半导体元件16与散热用的电极15的间隙窄而绝缘性粘接装置17难以侵入的情况下,如图18所示,在其表面上,也可以把比所述分离沟18A更浅的沟形成在散热用的电极15的表面上。
半导体元件16的焊接电极19与焊盘14经软焊料等钎料电连接,也可以使用Au的凸块代替软焊料。
这种连接方法也用于别处,例如:也可以把凸块置于半导体元件的焊接电极19上,再用超声波或压接把凸块连接在焊接电极19上。在被压接的凸块的周围也可以设置软 焊料、导电膏、各向异性的导电粒子。在发明的实施例的栏目的最后,使用图16详细描述这些结构。
焊盘14的背面从绝缘性树脂13中露出来,原样构成外部连接电极21,焊盘14的侧面按非各向异性进行刻蚀,这里具有用湿刻蚀形成的弯曲结构,由这种弯曲结构产生锚固效果。
本结构由半导体元件16、多个导电图形、散热用的电极15、绝缘性粘接装置17和埋入这些部分的绝缘性树脂13等5种材料构成。在半导体元件16的配置区域内,在散热用的电极15上、焊盘14上及其间形成所述绝缘性粘接装置17,特别是在刻蚀形成的分离沟18中设置有所述绝缘性粘接装置17,绝缘性粘接装置的背面从半导体装置10A的背面露出来。绝缘性树脂13把它们全都封装起来。而且,由绝缘性树脂13和绝缘性粘接装置17来支持所述焊盘14、散热用的电极15、半导体元件16。
作为绝缘性粘接装置17最好是由绝缘材料构成的粘接剂或未充满材料。是粘接剂的情况下,可以预先把粘接剂涂敷在半导体元件16的表面,连接用Au凸块代替软焊料20的焊盘14时固定粘接起来。未充满材料17可以在软焊料20(或凸块)与焊盘14连接之后浸透到其间隙中。
作为绝缘性树脂,可以使用环氧树脂等热固性树脂、聚酰亚胺树脂、对聚苯硫等热塑性树脂。
如果绝缘性树脂13是用金属模具固定的树脂、可浸渍涂敷被覆的树脂,就能够采用全部的树脂。作为导电图形,可以使用以Cu为主要材料的导电箔、以Al为主要材料的导电箔、或Fe-Ni合金、Al-Cu的层积体、Al-Cu-Al的层积体。当然,即使其他导电材料也可以,特别是最好采用能够进行刻蚀的导电材料、可用激光蒸发的导电材料。如果考虑半刻蚀性、电镀的形成性和热应力,最好使用以压延形成的Cu为主要材料的导电材料。
在本发明中,因为绝缘性树脂13和绝缘性粘接装置17也被填充在所述分离沟18内,所以,能够防止导电图形的脱落。采用干刻蚀或湿刻蚀来实施非各向异性的刻蚀作为刻蚀方法能够把焊盘14的侧面作成弯曲结构而产生锚固效果。结果,能够实现焊盘14、散热用的电极15不会从绝缘性树脂13上脱落下来的结构。
但是,散热用的电极15的背面露出于封装的背面。因此,散热用的电极15的背面能够与后述的金属板23、第二支持件24或第二支持件24上形成的固定板25接触或固定在一起。按照这样的结构,就能够把从半导体元件16产生的热散掉,并能够防止半导体元件16的温升,能够增大该半导体元件16的驱动电流或驱动频率。
本半导体装置10A由于用封装散热用的电极15的封装树脂即绝缘性树脂13来支持,所以就不要支持基板。这种构成是本发明的特征。原来的半导体装置的导电路径用支持基板(柔性片、印刷基板或陶瓷基板)来支持,并用引线框架支持着,所以,附加有本来也可以不要的构成。但是,本电路装置用必要的最小限度的构成要素来构成,并且不要支持基板,所以,既薄又轻 ,但是因为能够抑制材料费用,所以价格低。因此,如第一实施例所说明的那样,也能够安装在硬盘的臂或悬臂上。
封装的背面露出焊盘14、散热用的电极15,在该区域内被覆例如软焊料等钎料时,由于还是散热用的电极15的面积更大,所以钎料的膜厚就不同地进行湿润。因此,在半导体装置10A的背面形成绝缘被覆膜26,使钎料的膜厚均匀。图2A所示的虚线27表示从绝缘被覆膜26露出的露出部,这里,因为焊盘14的背面以矩形露出,所以从绝缘被覆膜26露出与其同样大小的部分。
这样,由于钎料润湿的部分实质上大小一样,所以形成在其上的钎料的厚度实质上就相同。这在焊锡印刷后、软溶后也是一样的。可以说即使Ag、Au、Ag-Pd等导电膏也是同样的。按照这种结构,能够精确地计算金属板23的背面从焊盘14的背面突出哪些部分。
如果把金属板23和导电图形32设定在同一面,就能够把焊盘14和散热用的电极15两方依次焊接起来。考虑到半导体元件的散热性,散热用的电极15的露出部27也可以大于焊盘14的露出尺寸。
由于设置了绝缘被覆膜26,就能够使设置在第一支持件11上的导电图形延伸到半导体装置10A的背面。一般,为了防止短路,设置在第一支持件11上的布线被配置得与迂回过所述半导体装置10A的固定区域,但是由于形成所述绝缘被覆膜26而能够把导电图形配置得不再迂回。但是,因为绝缘树脂13、绝缘性粘接装置17也从导电图形飞出,所以设置在半导体装置10A背面的焊料SD都不短路。
说明半导体装置10B的第三实施例
图3表示本半导体装置10B,图3A是其平面图,图3B是沿A-A线的断面图。因为与图2的结构类似,所以这里仅说明不同的部分。
图2中,把焊盘14的背面原样作为外部连接电极21,但是,在本实施例中,在焊盘14上形成有一体形成的布线30和与布线30一体形成的外部连接电极31。
用虚线表示的矩形是半导体元件16,在半导体元件16的背面,配置有所述外部连接电极31,如图所示,外部连接电极31被配置为环状,这种配置就成为与公知的BGA相同或类似的结构。
当把半导体元件16原样配置在导电图形30、31和散热用的电极15上时,两者有可能经半导体元件16的背面短路,因此,绝缘性粘接装置17仅应采用绝缘材料,不能使用导电材料。
第一支持件11的导电图形32与外部连接电极31相连接,焊盘14的背面、布线30的背面用绝缘被覆膜26被覆。外部连接电极31上用虚线表示的圆圈、散热用的电极15上表示的虚线圆圈是从绝缘被覆膜26露出来的部分。
另外,因为外部连接电极31延伸到半导体元件16的背面,所以散热用的电极15形成得比图2的散热用的电极15小,绝缘性粘接装置17覆盖散热用的电极15、外部连接电极31和布线30。绝缘性树脂13被覆焊盘14、布线30、半导体元件16。
在本实施例的焊盘14的数目非常大而其尺寸小的情况下,能够经布线再配置外部连接电极,并具有可以增大外部连接电极尺寸的优点。设置布线就能够缓和加到焊接部的变形。特别是在形成为波状时为好。半导体元件16和散热用的电极15用绝缘性粘接装置17固定粘接起来,因为是绝缘材料,所以其热阻成为问题。但是,如果用混入有助于Si氧化物或氧化铝等的热传导的填料的硅树脂构成绝缘性粘接装置,就能够把半导体元件16的热良好地传递到散热用的电极15。
使所述填料的粒径统一就能够使散热用的电极15和半导体元件16的背面的间隔均匀。因此,在形成考虑了热传导的微小的间隙的情况下,在绝缘性粘接装置软化状态时轻压半导体元件16,使其原样硬化,就能够形成其间隙。
说明半导体装置10A、10B的制造方法的第四实施例
本制造方法仅仅是由焊盘14、散热用的电极15构成的图形不同或者在它上面追加布线、外部连接电极31的图形不同,因为都是用半刻蚀来形成凸状,所以除该图形的形状之外,实质上都一样。
这里,使用图3的半导体装置10B来说明其制造方法。从图4到图9是对应于沿图3A的A-A线的断面图。
首先,如图4那样准备导电箔40,厚度最好为10μm~300μm,这里,采用70μm的压延铜箔。接下来,在该导电箔40的表面形成导电被覆膜41或光保护膜作为抗刻蚀掩膜。该图形与图3A的焊盘14、布线30、外部连接电极31、散热用的电极15是一样的图形。在采用光保护膜代替导电被覆膜41的情况下,在光保护膜的下层至少对应于焊盘的部分上形成Au、Ag、Pd或Ni等的导电被覆膜。这是为了能够焊接而设置的被覆膜(以上参照图4)。
然后,经所述导电被覆膜41或光保护膜半刻蚀导电箔40。刻蚀深度可以比导电箔40的厚度浅。刻蚀深度越浅就越能够形成细微的图形。
进行半刻蚀就能 够使导电图形30、31、散热用的电极15在导电箔40的表面上出现凸状。如上所述,这里,导电箔40采用以压延形成的Cu为主要材料的Cu箔。但是也可以是由Al构成的导电箔、由Fe-Ni合金构成的导电箔、Cu-Al层积体、Al-Cu-Al层积体。特别是Al-Cu-Al或Cu-Al-Cu层积体能够防止由热膨胀系数的差产生的弯曲。
在图3的矩形的虚线对应的部分上设置绝缘性粘接装置17,该绝缘性粘接装置17被设置在散热用的电极15与外部连接电极31的分离沟22、散热用的电极15与布线30间的分离沟、布线30间的分离沟以及它们的上面。符号DM是防止固定在这里的软焊料SD1流动的防止膜。如果不设置该流动防止膜DM,随着半导体元件16的倾斜,绝缘性粘接装置17就不能被注入到半导体元件和导电箔之间,也不能洗净(以上参照图5)。
接着,在设置了绝缘性粘接装置17区域上固定粘接半导体元件16,半导体元件16的焊接电极19与焊盘14电连接。在图面上,因为半导体元件16被面朝下安装,所以采用软焊料SD1作为连接手段。
在该焊接时,焊盘14与导电箔40是一体的,但是,导电箔40的背面因为是平的,所以与焊接机的工作台面接触。因此,如果把导电箔40完全固定在焊接台上,形成在半导体元件16上的锡珠完全接触全部焊盘14,从而能够固定焊接,而不会出现不良焊接的固定。焊接台的固定例如在整个台面上设置多个真空吸引孔就可以。另外还有其他连接方法,最后参照图16来说明这种结构。
通过不采用支持基板而使用锡珠代替金属细线,使半导体元件16的高度能配置得更低,因此,能够把后述的封装的外形厚度能作得薄。
在使用下填满方法的情况下,首先固定半导体元件16和焊盘14,然后下填满浸透,作为绝缘性粘接装置17(以上参照图6)
而且,在包含半导体元件16的全部区域内形成绝缘性树脂13,作为绝缘性树脂也可以是热塑性、热固性的任一种。
可以通过转移模制、喷塑模制、浸渍或涂敷来实现。作为树脂材料,可以用环氧树 脂等热固化性树 脂通过转移模制来实现,液晶聚合物、对聚苯硫等热塑性树脂可以用喷塑模制来实现。
在本实施例中,调整绝缘性树脂的厚度,以便从半导体元件的背面到上面被覆约100μm。考虑到半导体装置的强度,该厚度也可以加厚或减薄。如图14B所示,也可以使半导体元件16的背面露出来,这时,安装散热片就能够把半导体元件的热直接散到外面。
在注入树脂时,因为焊盘14、布线30、外部连接电极31和散热用的电极15与片状导电箔40成为一体,所以导电箔40的偏移没有限制、也完全不存在这些铜箔图形的位置偏移。但是,与引线框架不同,这些导电图形之间完全不会发生树脂溢料。
以上,是把作为凸部形成的焊盘14、布线30、外部连接电极31、散热用的电极15、半导体元件16埋入到绝缘性树脂13之内,并且凸部的下方的导电箔40从背面露出来(以上参照图7)。
然后除去露出于所述绝缘性树脂13的背面的导电箔40,把焊盘14、布线30、外部连接电极31、散热用的电极15各个分离开。
考虑到各种各样的方法,这里的分离工序最好是刻蚀背面进行去除分离,也可以通过研磨或磨削进行削去分离。也可以两者同时采用。例如:如果一直削去到露出绝缘性树脂13为止,所出现的问题是导电箔40的削渣或削薄延展到外侧的毛刺状的金属会扎到绝缘性树脂13或绝缘性粘接装置17内。因此,如果进行刻蚀分离,在处于Cu的图形之间的绝缘性树脂13或绝缘性粘接装置17的表面上不会扎入导电箔40的金属。这样,就能够防止微细间隔的图形之间的短路。
构成为半导体装置10B的一个单元多个形成一体的情况下,在该分离工序之后,追加切片工序。
这里,采用切片装置各自分离开,但是即使扼流圈变速切断、榨制或切断都可以。
这里,在把Cu图形分离之后,在露出于被分离的背面的图形14、30、31、15上形成绝缘被覆膜26,为了使图3A的虚线的圆圈表示的部分露出来,把绝缘被覆膜26形成图形。此后,沿箭头表示的部分切割,作为半导体装置10B被切出。
也可以在切片之前或切片之后形成软焊料42。
按照以上的制造方法,焊盘、布线、外部连接电极、散热用的电极、半导体元件都被埋入在绝缘性树脂中,所以能够实现既轻薄短小散热性又好的封装。
如图9所示,也可以不使用绝缘性树脂13而使用绝缘性粘接装置17来封装。图10所示的图形PTN表示焊盘、布线、外部连接电极,在其上用阴影线表示的部分是软焊料流动防止膜的形成图形。防止软焊料流动的同时,也使其他区域上被覆该软焊料流动防止膜,从而能够提高绝缘性粘接装置的密封性。作为类型使用A~E来表示,但是也可以采用此外的图形。除软焊料的连接部以外,也可以在导电箔整个区域上形成流动防止膜。
下面来说明按照以上的制造方法产生的效果。
第一,导电图形被半刻蚀,与导电箔构成为一体地被支持着,所以,能够不要原来支持用的基板。
第二,因为在导电箔上形成进行半刻蚀而构成为凸部的导电图形,所以,能够使该导电图形微细化。因此,能够使宽度、间隔狭窄,从而能形成平面尺寸更小的图形。
第三,因为由导电图形、半导体元件、连接装置和封装材料构成,所以,能够以必要的最小限度来构成,能够无特别无用的材料,从而能够实现大幅度地抑制了成本的轻薄短小的半导体装置。
第四,焊盘、布线、外部连接电极、散热用的电极用半刻蚀成为凸部来形成,并在封装后进行单个分离,所以,就不要连接杆、吊挂引线。因此,在本发明中,连接杆(吊挂引线)的形成、连接杆(吊挂引线)的切断全都不要。
第五,在构成为凸部的导电图形被埋入到绝缘性树脂中之后,再从绝缘性树脂的背面把导电箔去除掉,然后分离导电图形,所以,就能够不会像原来的引线框架那样引线与引线之间产生树脂溢出。
第六,半导体元件经绝缘粘接装置与散热用的电极固定粘接在一起,该散热用的电极从背面露出来,所以,从本半导体装置产生的热能够有效地从本半导体装置的表面向散热用的电极散出。另外,把Si氧 化物或氧化铝等填料混入绝缘性粘接装置,就能够进一步提高其散热性。如果填料大小统一的话,就能够使半导体元件16与导电图形之间的间隙保持一定。
说明固定金属板23的半导体装置10A、10B和使用它的半导体模块的第五实施例
图1中表示该半导体模块(FCA)50,被安装的半导体装置是图3表示的半导体装置10B。
首先来说明由柔性片构成的第一支持件11。这里,从下层开始,按顺序层叠第一PI片51、第一粘接层52、导电图形53、第二粘接层54和第二PI片55。在导电图形是多层的情况下,还要使用粘接层,上下导电图形也可以经通孔电连接。如图1C所示,该第一支持件11至少形成仅能露出金属板23的第一开口部12。
为了使导电图形露出来,形成第二开口部56,对应于该第二开口部56的导电图形32也可以全部露出来,也可以仅露出被连接的部分。例如:也可以把第二PI片55和第二粘接层54全部去掉,如图所示,也可以把第二PI片55全部去掉,而去掉仅露出第二粘接层54的部分。这样,软焊料27就能够不流动。
本发明的半导体装置就是使金属板23贴合在散热用的电极15的背面。本发明的半导体模块是第一支持件的背面与金属板23大体上面面相贴。
考虑到第一支持件11和固定板25的厚度,来决定金属板23的厚度。焊盘14和导电图形32经焊料27被固定焊接在一起时,决定其各自的厚度,以便使从第一开口部12露出来的金属板23与第一支持件11的背面实质上处于同一平面。因此,也有可能与第二支持件接触,也就有可能与固定板25的某第二支持件接触并固定粘接起来。
具体地说明该连接结构的几个例子。
第一例是采用Al、不锈钢等轻金属板或陶瓷基板作为第二支持件24,并使被固定粘接在半导体装置10的背面的所述金属板23接触在其上面的结构。即:不经固定板25直接接触第二支持件24。并且选择软焊料等钎料或添加填料的热传导性好的绝缘性粘接装置来固定粘接散热用的电极15与金属板23以及金属板23与第二支持件24。
第二例是采用Al、不锈钢等轻金属或陶瓷基板作为第二支持件24,在其上形成固定板25,并把该固定板25与金属板23固定粘接起来的结构。
例如:在以Al作为第二支持件24而采用的情况下,固定板25最好是Cu。这是因为在Al上能够镀Cu。膜厚最好为1~10μm。但是,因为是镀膜,所以能够在第二支持件24上贴紧地形成,而且固定板25与第二支持件24之间的热阻能够非常小。也可以涂敷导电膏作为固定板25,以此作为代用品。
另一方面,虽然Cu固定板25和Al基板经粘接剂可以固定粘接起来,但是,这种情况下热阻很大。
在采用陶瓷基板作为第二支持件24的情况下,固定板25形成在导电膏印刷烧结形成的电极上。
第二支持件24与第一支持件11用第三粘接层57固定粘接在一起。
例如:
第一PI片51:25μm
第二PI片55:25μm
第一~第三粘接层52、54、57:25μm(烧结后)
采用丙烯系粘接剂作为材料
软焊料27:50μm
第三粘接层57:25μm
采用丙烯系粘接剂作为材料
固定板25:约25μm
这样,如果调整决定各自的膜厚,在把半导体装置10固定粘接到第一支持件11上之后,就能够简单地使固定板25与设置的第二支持件24贴合起来。
准备在第一支持件11上贴合了第二支持件24的模块,然后把半导体装置10配置在形成于该模块上的开口部56上,此后,如果使软焊料熔融,就能够一次熔融软焊料地固定粘接起来而无连接不良。
因此,由半导体元件16产生的热就能够经散热用的电极15、金属板23、固定板25向第二支持件24散发出去。但是,与原来的结构(图17B)相比,由于大幅度地减小了热阻,所以能够提高半导体元件16的驱动电流、驱动频率。也可以把第二支持件24的背面安装在图17所示的致动器107、箱体101的底面或臂105上。因此,最后,就能够经箱体101把半导体元件的热散发到外部去。因此,即使把半导体模块安装到硬盘100上,半导体元件本身不会到较高温度,从而能够进一步提高作为硬盘100的读写速度。而且,FCA也可以安装在硬盘以外的机器上。这种情况下,第二支持件就与热阻小的构件接触。在安装到其他机器上的情况下,也可以采用印刷基板或陶瓷基板来取代柔性片。
说明代替金属板23使散热用的电极15飞出的半导体装置10C及其半导体模块50A的第六实施例
图11表示散热用的电极15A从焊盘14的背面突出来,正像散热用的电极15同固定板25构成一体的结构。
首先,用图12~图14来说明其制造方法。图4~图8是同一制造方法,所以,省略了到此为止的说明。
图12表示把绝缘性树脂13被覆到导电箔40上的状态,在对应于散热用的电极15的部分上被覆光保护膜PR。如果经该光保护膜PR对导电箔40进行刻蚀,如图13所示,散热用的电极15A就能够从焊盘14的背面突出来。而且,也可以有选择地形成Ag、Au等导电被覆膜来代替光保护膜PR,把它作为掩膜。该被覆膜也能作为防氧化膜。
在图1所示的把金属板23贴合起来的结构中,因为金属板23的厚度为125μm,非常之薄,所以,操作性很差。但是,该实施例中,用刻蚀形成突出的散热用的电极15A时,就不要所述的金属板23的竞争。
如图14所示,在焊盘14、布线30、外部连接电极31完全分离之后,再被覆绝缘被覆膜26,使配置软焊料的部分露出来。且在软焊料42被粘接牢固后,在箭头所示的部分进行切割。
如图11所示,在此分离下来的半导体装置被安装到第一支持件11上,如前面所述,第二支持件24被粘接牢固。这时,因为散热用的电极15A突出来,所以也能够简单地经软焊料等与固定板25接合起来。图14B是使半导体元件16的背面从绝缘性树脂露出来的结构。例如:如果使半导体元件的背面接触上模具,就能够实现如图所示的封装结构。
说明半导体装置的第六实施例
图15A是按照本发明的半导体装置的平面图,图15B是对应于图15A的A-A线的断面图。
本发明把第一散热用的电极70A和第二散热用的电极70B配置成实质上同一平面,在其周围设置有焊盘14。该焊盘14的背面原样构成为外部连接电极,并且处于半导体芯片的焊接电极19的正下方。如图3所示,也可以采用再配置用的布线。在芯片与芯片之间,至少设置有一条桥线71,在该桥线71的两端,焊盘14形成一体,该焊盘14也连接到焊接电极19上。
在第一散热用的电极70A的上面,固定粘接着第一半导体芯片16A,在第二散热用的电极70B上,固定粘接着第二半导体芯片16B,并经焊料连接起来。
如由前述的制造方法的说明可知的那样,刻蚀导电箔,在完全分离之前用绝缘性树脂13进行模制而被支持,所以完全不要桥线71的落下、脱离。
如本实施例那样,本发明也能够把多个芯片作成为一个封装。
这样,至此为止的实施例考虑到一个读写放大用IC的散热来说明其结构。但是,在假定各种各样的机器的情况下,为了提高其特性,也可以假定必须考虑多个半导体元件的散热的情况。当然,也可以分别进行封装,但是也可以如图15那样,把多个半导体元件作在一个封装内。
图16可以应用于所有实施例,表示形成在半导体元件16上的凸块B与焊盘14的连接方法。P表示Au、Ag等的镀膜,根据需要来形成。
A是以ACP方式(各向异性的导电的膏/膜)把导电粒子插入到凸块B与焊盘14(或镀膜P)之间并进行按压获得电气导通的方式。
B是以SBB方式(支座凸块焊接)连接凸块B和焊盘14(或镀膜)的同时把导电膏CP配置在周围。
C是以ESP方式(环氧树脂密封的焊料连接)在压接固定凸块B时,软焊料SD也溶化并配置其周围。
D是以NCP方式(非导电膏)在压接导通的凸块的周围配置绝缘性粘接装置。
E是以GGI方式(金金互连)用超声波把Au凸块与Au镀膜结合起来。
最后的F是以焊料凸块方式进行焊料接合,再在之间浸入绝缘性粘接装置或下填充。本申请就采用该方式。
以上,虽然连接方法各种各样,但是考虑到连接强度,还是从这些方法中进行选择。在外部连接电极的背面与第一支持件11之间也采用这样的结构。
从以上说明可知,在本发明中,提供了把金属板固定粘接在露出在封装的背面的散热用的电极上并从外部连接电极或焊盘的背面突出来的半导体装置,从而具有容易向FCA安装的优点。
特别是在FCA上设置有开口部,该FCA的背面与所述半导体装置的散热用的电极处于同平面,从而具有容易与第二支持件的接触的特征。
使用Al作为第二支持件,在这里形成由Cu构成的固定板,并把散热用的电极或金属板固定粘接在该固定板上,,从而能够经第二支持件把从半导体元件产生的热散发到外部去。
因此,能够防止半导体元件的温升,能够达到接近于原来的能力的性能。特别是安装在硬盘中的FCA能够高效率地把该热散发到外部,所以,能够提高硬盘的读写速度。
Claims (30)
1.一种半导体装置,半导体元件被面朝下与绝缘性树脂封装为一体,在其背面露出与所述半导体元件的焊接电极电连接的焊盘和处于所述半导体元件的表面的散热用电极,其特征在于在所述散热用电极的露出部设置有金属板,使其从所述焊盘的背面突出来。
2.根据权利要求1所述的半导体装置,其特征在于所述焊盘的背面和所述散热用的电极的背面被配置在实质上同一平面上。
3.根据权利要求1或2所述的半导体装置,其特征在于所述半导体元件和所述散热用的电极用绝缘材料固定在一起。
4.根据权利要求3所述的半导体装置,其特征在于所述散热用的电极和所述金属板用绝缘材料或导电材料固定在一起。
5.根据权利要求3所述的半导体装置,其特征在于所述散热用的电极和所述金属板使用同一材料形成一体。
6.根据权利要求3所述的半导体装置,其特征在于所述绝缘材料的背面从所述焊盘的背面突出来。
7.根据权利要求6所述的半导体装置,其特征在于所述焊盘的侧面和从所述焊盘的侧面延伸出来的所述绝缘材料的背面呈同一曲面。
8.一种半导体模块,具有设置了导电图形的第一支持件和半导体装置,所述半导体装置的与所述导电图形电连接的半导体元件被面朝下与绝缘性树脂封装为一体,在其背面露出与所述半导体元件的焊接电极电连接的焊盘和处于所述半导体元件的表面的散热用电极,其特征在于所述焊盘与设置在所述第一支持件的上面的导电图形电连接,在对应于所述散热用电极的所述第一支持件上设置有开口部,在所述开口部设置有与所述散热用电极固定在一起的金属板。
9.根据权利要求8所述的半导体模块,其特征在于在所述第一支持件的背面粘接着固定着所述金属板的第二支持件。
10.根据权利要求8或9所述的半导体模块,其特征在于所述散热用的电极和所述金属板使用同一材料形成一体。
11.根据权利要求9所述的半导体模块,其特征在于对应于所述金属板的所述第二支持件上设置有由导电材料构成的固定板,所述固定板和所述金属板热接合在一起。
12.根据权利要求11所述的半导体模块,其特征在于所述金属板以Cu为主要材料,所述第二支持件以Al为主要材料,所述固定板由形成在所述第二支持件上的以Cu为主要材料的镀膜构成。
13.根据权利要求8所述的半导体模块,其特征在于固定所述半导体元件和所述散热用电极的绝缘材料的背面从所述焊盘的背面突出来。
14.根据权利要求13所述的半导体模块,其特征在于所述焊盘的侧面和从所述焊盘的侧面延伸出来的所述绝缘材料的背面呈同一曲面。
15.根据权利要求8所述的半导体模块,其特征在于所述半导体元件是硬盘的读写放大用IC。
16.一种半导体装置,半导体元件被面朝下与绝缘性树脂封装为一体,在其背面露出与所述半导体元件的焊接电极电连接的焊盘、经与所述焊盘一体的布线延伸的外部连接电极和配置在所述半导体元件的表面的散热用电极,其特征在于在所述散热用电极的露出部设置有金属板,使其从所述焊盘的背面突出来。
17.根据权利要求16所述的半导体装置,其特征在于所述外部连接电极的背面和所述散热用的电极的背面实质上被配置在同一平面上。
18.根据权利要求16或17所述的半导体装置,其特征在于所述半导体元件和所述散热用的电极用绝缘材料固定在一起。
19.根据权利要求18所述的半导体装置,其特征在于所述散热用的电极和所述金属板用绝缘材料或导电材料固定在一起。
20.根据权利要求18所述的半导体装置,其特征在于所述散热用的电极和所述金属板使用同一材料形成一体。
21.根据权利要求18所述的半导体装置,其特征在于所述绝缘材料的背面从所述外部连接电极的背面突出来。
22.根据权利要求21所述的半导体装置,其特征在于所述外部连接电极的侧面和从所述外部连接电极的侧面延伸出来的绝缘材料的背面呈同一曲面。
23.一种半导体模块,具有设置了导电图形的第一支持件和半导体装置,所述半导体装置的与所述导电图形电连接的半导体元件被面朝下与绝缘性树脂封装为一体,在其背面露出与所述半导体元件的焊接电极电连接的焊盘、经与所述焊盘一体的布线设置的外部连接电极和配置在所述半导体元件的表面的散热用电极,其特征在于所述外部连接电极与设置在所述第一支持件的上面的导电图形电连接,在对应于所述散热用电极的所述第一支持件上设置有开口部,在所述开口部设置有与所述散热用电极固定在一起的金属板。
24.根据权利要求23所述的半导体模块,其特征在于在所述第一支持件的背面粘接着固定了所述金属板的第二支持件。
25.根据权利要求23或24所述的半导体模块,其特征在于所述散热用的电极和所述金属板使用同一材料形成一体。
26.根据权利要求24所述的半导体模块,其特征在于对应于所述金属板的所述第二支持件上设置有由导电材料构成的固定板,所述固定板和所述金属板热合在一起。
27.根据权利要求26所述的半导体模块,其特征在于所述金属板以Cu为主要材料,所述第二支持件以Al为主要材料,所述固定板由形成在所述第二支持件上的以Cu为主要材料的镀膜构成。
28.根据权利要求23~27的任一项所述的半导体模块,其特征在于固定所述半导体元件和所述散热用电极的绝缘材料的背面从所述外部连接电极的背面突出来。
29.根据权利要求28所述的半导体模块,其特征在于所述外部连接电极的侧面和与所述外部连接电极粘接的所述绝缘材料的背面呈同一曲面。
30.根据权利要求23所述的半导体模块,其特征在于所述半导体元件是硬盘的读写放大用IC。
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP306669/00 | 2000-10-05 | ||
JP2000306669 | 2000-10-05 | ||
JP306669/2000 | 2000-10-05 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1348214A CN1348214A (zh) | 2002-05-08 |
CN1184684C true CN1184684C (zh) | 2005-01-12 |
Family
ID=18787318
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB011173114A Expired - Fee Related CN1184684C (zh) | 2000-10-05 | 2001-02-10 | 半导体装置和半导体模块 |
Country Status (6)
Country | Link |
---|---|
US (1) | US6967401B2 (zh) |
EP (1) | EP1199746B1 (zh) |
KR (1) | KR100433438B1 (zh) |
CN (1) | CN1184684C (zh) |
DE (1) | DE60126549D1 (zh) |
TW (1) | TW532049B (zh) |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003105213A2 (en) * | 2002-06-07 | 2003-12-18 | Koninklijke Philips Electronics N.V. | Method of manufacturing an electronic device |
JP2007521656A (ja) * | 2003-06-25 | 2007-08-02 | アドバンスド インターコネクト テクノロジーズ リミテッド | 半導体パッケージのためのリード・フレーム・ルーティングされたチップ・パッド |
JP4028452B2 (ja) * | 2003-08-27 | 2007-12-26 | Dowaホールディングス株式会社 | 電子部品搭載基板およびその製造方法 |
JP4446772B2 (ja) * | 2004-03-24 | 2010-04-07 | 三洋電機株式会社 | 回路装置およびその製造方法 |
US20070176303A1 (en) * | 2005-12-27 | 2007-08-02 | Makoto Murai | Circuit device |
TWM305962U (en) * | 2006-04-21 | 2007-02-01 | Powertech Technology Inc | Ball grid array package structure |
KR20100079183A (ko) * | 2008-12-30 | 2010-07-08 | 주식회사 동부하이텍 | 반도체 패키지 장치와 그 제조 방법 |
JP2010278318A (ja) | 2009-05-29 | 2010-12-09 | Renesas Electronics Corp | 半導体装置 |
US20110079288A1 (en) * | 2009-10-01 | 2011-04-07 | Bruker Biospin Corporation | Method and apparatus for preventing energy leakage from electrical transmission lines |
US8969985B2 (en) * | 2011-08-30 | 2015-03-03 | Infineon Technologies Ag | Semiconductor chip package and method |
JP2013183022A (ja) | 2012-03-01 | 2013-09-12 | Toyota Industries Corp | 半導体装置および半導体装置の製造方法 |
JP6072667B2 (ja) * | 2013-11-12 | 2017-02-01 | 三菱電機株式会社 | 半導体モジュールとその製造方法 |
US11908495B2 (en) * | 2022-04-21 | 2024-02-20 | Western Digital Technologies, Inc. | Electronic device with heat transfer pedestal having optimized interface surface and associated methods |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5557150A (en) * | 1992-02-07 | 1996-09-17 | Lsi Logic Corporation | Overmolded semiconductor package |
US5352926A (en) | 1993-01-04 | 1994-10-04 | Motorola, Inc. | Flip chip package and method of making |
US5414299A (en) * | 1993-09-24 | 1995-05-09 | Vlsi Technology, Inc. | Semi-conductor device interconnect package assembly for improved package performance |
US5642261A (en) | 1993-12-20 | 1997-06-24 | Sgs-Thomson Microelectronics, Inc. | Ball-grid-array integrated circuit package with solder-connected thermal conductor |
JP3056960B2 (ja) * | 1993-12-27 | 2000-06-26 | 株式会社東芝 | 半導体装置及びbgaパッケージ |
US5567654A (en) * | 1994-09-28 | 1996-10-22 | International Business Machines Corporation | Method and workpiece for connecting a thin layer to a monolithic electronic module's surface and associated module packaging |
JP3400877B2 (ja) * | 1994-12-14 | 2003-04-28 | 三菱電機株式会社 | 半導体装置及びその製造方法 |
JPH08335653A (ja) | 1995-04-07 | 1996-12-17 | Nitto Denko Corp | 半導体装置およびその製法並びに上記半導体装置の製造に用いる半導体装置用テープキャリア |
DE19532755C1 (de) | 1995-09-05 | 1997-02-20 | Siemens Ag | Chipmodul, insbesondere für den Einbau in Chipkarten, und Verfahren zur Herstellung eines derartigen Chipmoduls |
US6404049B1 (en) * | 1995-11-28 | 2002-06-11 | Hitachi, Ltd. | Semiconductor device, manufacturing method thereof and mounting board |
JP3527350B2 (ja) * | 1996-02-01 | 2004-05-17 | 株式会社ルネサステクノロジ | 半導体装置 |
JPH09312355A (ja) * | 1996-05-21 | 1997-12-02 | Shinko Electric Ind Co Ltd | 半導体装置とその製造方法 |
KR100214549B1 (ko) * | 1996-12-30 | 1999-08-02 | 구본준 | 버텀리드 반도체 패키지 |
JPH10308478A (ja) * | 1997-03-05 | 1998-11-17 | Toshiba Corp | 半導体モジュール |
US6201292B1 (en) * | 1997-04-02 | 2001-03-13 | Dai Nippon Insatsu Kabushiki Kaisha | Resin-sealed semiconductor device, circuit member used therefor |
US5869894A (en) * | 1997-07-18 | 1999-02-09 | Lucent Technologies Inc. | RF IC package |
JPH11110926A (ja) | 1997-10-03 | 1999-04-23 | Nec Corp | 磁気ヘッド組立体およびこれを用いた磁気ディスク装置 |
JP4015746B2 (ja) * | 1997-10-30 | 2007-11-28 | 松下電器産業株式会社 | 半導体装置 |
JP3285815B2 (ja) * | 1998-03-12 | 2002-05-27 | 松下電器産業株式会社 | リードフレーム,樹脂封止型半導体装置及びその製造方法 |
US6140707A (en) * | 1998-05-07 | 2000-10-31 | 3M Innovative Properties Co. | Laminated integrated circuit package |
-
2001
- 2001-02-10 CN CNB011173114A patent/CN1184684C/zh not_active Expired - Fee Related
- 2001-02-16 TW TW90103572A patent/TW532049B/zh not_active IP Right Cessation
- 2001-02-21 KR KR10-2001-0008624A patent/KR100433438B1/ko not_active IP Right Cessation
- 2001-03-16 US US09/810,141 patent/US6967401B2/en not_active Expired - Fee Related
- 2001-03-20 EP EP20010302527 patent/EP1199746B1/en not_active Expired - Lifetime
- 2001-03-20 DE DE60126549T patent/DE60126549D1/de not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US6967401B2 (en) | 2005-11-22 |
KR100433438B1 (ko) | 2004-05-31 |
EP1199746B1 (en) | 2007-02-14 |
KR20020027147A (ko) | 2002-04-13 |
TW532049B (en) | 2003-05-11 |
US20020041023A1 (en) | 2002-04-11 |
DE60126549D1 (de) | 2007-03-29 |
EP1199746A2 (en) | 2002-04-24 |
CN1348214A (zh) | 2002-05-08 |
EP1199746A3 (en) | 2004-04-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN1180477C (zh) | 半导体器件和半导体组件 | |
CN1041035C (zh) | 多芯片模块 | |
CN1203543C (zh) | 半导体器件和半导体模块 | |
CN1351376A (zh) | 半导体模块及其制造方法 | |
CN1132244C (zh) | 树脂封装型半导体装置及其制造方法 | |
CN1222995C (zh) | 混合集成电路装置 | |
CN1244139C (zh) | 半导体器件和半导体组件 | |
CN1184684C (zh) | 半导体装置和半导体模块 | |
CN1260814C (zh) | 导线框、使用该导线框的半导体装置及其制造方法 | |
CN1197153C (zh) | 半导体器件 | |
CN1150616C (zh) | 半导体器件及其制造和装配方法 | |
CN1270363C (zh) | 电子元件模块和电磁可读数据载体的制造方法 | |
CN1280884C (zh) | 半导体装置及其制造方法、电路板以及电子机器 | |
CN1218390C (zh) | 半导体装置和半导体模块 | |
CN1210622A (zh) | 半导体装置及其制造方法、电路基板和电子设备 | |
CN1652663A (zh) | 立体电子电路装置及其中继基板和中继框 | |
CN1855479A (zh) | 多层结构半导体模块及其制造方法 | |
CN1641873A (zh) | 多芯片封装、其中使用的半导体器件及其制造方法 | |
CN1549336A (zh) | 布线基板、有布线基板的半导体装置及其制造和安装方法 | |
CN1519896A (zh) | 电子部件和半导体装置、其制造方法和装配方法、电路基板与电子设备 | |
CN1441489A (zh) | 半导体装置及其制造方法、电路板和电子仪器 | |
CN1469469A (zh) | 功率半导体装置 | |
CN1585123A (zh) | 倒装芯片型半导体器件及其制造工艺和电子产品制造工艺 | |
CN1873935A (zh) | 配线基板的制造方法及半导体器件的制造方法 | |
CN1518099A (zh) | 引线框架及其制造方法和使用引线框架的半导体器件 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C17 | Cessation of patent right | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20050112 Termination date: 20140210 |