CN104425247A - 一种绝缘栅双极型晶体管的制备方法 - Google Patents
一种绝缘栅双极型晶体管的制备方法 Download PDFInfo
- Publication number
- CN104425247A CN104425247A CN201310380034.3A CN201310380034A CN104425247A CN 104425247 A CN104425247 A CN 104425247A CN 201310380034 A CN201310380034 A CN 201310380034A CN 104425247 A CN104425247 A CN 104425247A
- Authority
- CN
- China
- Prior art keywords
- type
- polysilicon
- region
- bipolar transistor
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000002360 preparation method Methods 0.000 title claims abstract description 15
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 76
- 229920005591 polysilicon Polymers 0.000 claims abstract description 75
- 150000002500 ions Chemical class 0.000 claims abstract description 64
- 239000010410 layer Substances 0.000 claims abstract description 59
- 239000000758 substrate Substances 0.000 claims abstract description 52
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims abstract description 19
- 229910052760 oxygen Inorganic materials 0.000 claims abstract description 19
- 239000001301 oxygen Substances 0.000 claims abstract description 19
- 239000011241 protective layer Substances 0.000 claims abstract description 19
- 238000005468 ion implantation Methods 0.000 claims abstract description 12
- 230000000873 masking effect Effects 0.000 claims abstract description 11
- 229920002120 photoresistant polymer Polymers 0.000 claims abstract description 10
- 239000007943 implant Substances 0.000 claims abstract description 7
- 229910052751 metal Inorganic materials 0.000 claims description 23
- 239000002184 metal Substances 0.000 claims description 23
- 238000000034 method Methods 0.000 claims description 20
- -1 boron ion Chemical class 0.000 claims description 18
- 238000000151 deposition Methods 0.000 claims description 12
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 10
- 229910052796 boron Inorganic materials 0.000 claims description 10
- 238000001465 metallisation Methods 0.000 claims description 10
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 10
- 238000005530 etching Methods 0.000 claims description 9
- 238000000137 annealing Methods 0.000 claims description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 4
- 239000000463 material Substances 0.000 claims description 4
- 229910052710 silicon Inorganic materials 0.000 claims description 4
- 239000010703 silicon Substances 0.000 claims description 4
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 claims description 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 claims description 3
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 claims description 3
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 3
- 239000013078 crystal Substances 0.000 claims description 3
- 230000008021 deposition Effects 0.000 claims description 3
- 229910021421 monocrystalline silicon Inorganic materials 0.000 claims description 3
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 3
- 238000001259 photo etching Methods 0.000 claims 9
- 239000002800 charge carrier Substances 0.000 claims 4
- 230000015572 biosynthetic process Effects 0.000 claims 3
- 238000002347 injection Methods 0.000 claims 3
- 239000007924 injection Substances 0.000 claims 3
- 239000002019 doping agent Substances 0.000 claims 2
- HAYXDMNJJFVXCI-UHFFFAOYSA-N arsenic(5+) Chemical compound [As+5] HAYXDMNJJFVXCI-UHFFFAOYSA-N 0.000 claims 1
- 235000019994 cava Nutrition 0.000 claims 1
- 230000003628 erosive effect Effects 0.000 claims 1
- 239000011521 glass Substances 0.000 claims 1
- 238000010992 reflux Methods 0.000 claims 1
- 238000000206 photolithography Methods 0.000 abstract description 28
- 210000000746 body region Anatomy 0.000 abstract description 10
- 238000002513 implantation Methods 0.000 abstract description 9
- 239000011229 interlayer Substances 0.000 description 11
- 238000004519 manufacturing process Methods 0.000 description 7
- 239000005380 borophosphosilicate glass Substances 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000000969 carrier Substances 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
- H10D62/107—Buried supplementary regions, e.g. buried guard rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/761—PN junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
- H10D12/032—Manufacture or treatment of IGBTs of vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
- H10D12/032—Manufacture or treatment of IGBTs of vertical IGBTs
- H10D12/035—Etching a recess in the emitter region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/40—Crystalline structures
- H10D62/405—Orientations of crystalline planes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/118—Electrodes comprising insulating layers having particular dielectric or electrostatic properties, e.g. having static charges
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
本发明公开了一种绝缘栅双极型晶体管(IGBT)的制备方法,包括:提供衬底,在衬底的正面形成场氧层,并形成终端保护环;用有源区光刻版光刻并刻蚀掉有源区区域的场氧层,以光刻胶为掩蔽膜向衬底内注入N型离子;在场氧层被刻蚀掉的衬底上淀积并形成多晶硅栅,在多晶硅栅上形成保护层;对N型离子的注入区域进行推结后形成载流子增强区;用P阱光刻版光刻并向载流子增强区内注入P型离子,推结后形成P型体区;借助多晶硅栅向P型体区内进行自对准注入N型离子,推结后形成N型重掺杂区;在多晶硅栅两侧形成侧墙,再向N型重掺杂区内注入P型离子,推结后形成P型重掺杂区;去除保护层后进行多晶硅栅注入掺杂。本发明通过形成载流子增强区降低了器件的导通压降。
Description
技术领域
本发明涉及半导体器件的制造方法,特别是涉及一种绝缘栅双极型晶体管的制备方法。
背景技术
IGBT(Insulated Gate Bipolar Transistor),绝缘栅双极型晶体管,是由双极型三极管(BJT)和金属氧化物半导体场效应管(MOS)组成的功率半导体器件。
降低IGBT器件的导通压降,能够获得更好的电性能。
发明内容
基于此,为了解决传统绝缘栅双极型晶体管导通压降过高的问题,有必要提供一种绝缘栅双极型晶体管的制备方法。
一种绝缘栅双极型晶体管的制备方法,包括:提供衬底,在所述衬底的正面形成场氧层,用终端保护环光刻版光刻并刻蚀所述场氧层,并向被刻蚀开的区域下面的衬底内注入P型离子,形成终端保护环;用有源区光刻版光刻并刻蚀掉有源区区域的所述场氧层,以光刻胶为掩蔽膜向所述衬底内注入N型离子,并在场氧层被刻蚀掉的所述衬底上淀积多晶硅,在淀积的多晶硅上形成保护层,用多晶硅光刻版光刻并刻蚀掉多余的多晶硅和保护层,形成多晶硅栅,再对N型离子的注入区域进行推结后形成载流子增强区;或用有源区光刻版光刻并刻蚀掉有源区区域的所述场氧层,以光刻胶为掩蔽膜向所述衬底内注入N型离子,再推结后形成载流子增强区,并在场氧层被刻蚀掉的所述衬底上淀积多晶硅,在淀积的多晶硅上形成保护层,用多晶硅光刻版光刻并刻蚀掉多余的多晶硅和保护层,形成多晶硅栅;用P阱光刻版光刻并向载流子增强区内注入P型离子,推结后形成P型体区;借助多晶硅栅向P型体区内进行自对准注入N型离子,推结后形成N型重掺杂区;在多晶硅栅两侧形成侧墙,再向所述N型重掺杂区内注入P型离子,推结后形成P型重掺杂区;去除所述保护层后向所述多晶硅栅进行多晶硅注入掺杂;形成层间介质,进行绝缘栅双极型晶体管的正面金属化工艺,进行背面减薄、P型离子注入及退火工艺,及进行绝缘栅双极型晶体管的背面金属化工艺。
在其中一个实施例中,所述在多晶硅栅两侧形成侧墙的步骤之后,向所述N型重掺杂区内注入P型离子的步骤之前,还包括对所述N型重掺杂区进行刻蚀形成凹坑区域的步骤,所述凹坑区域向内凹陷的深度相对于两侧的衬底为0.15微米~0.3微米。
在其中一个实施例中,所述在淀积的多晶硅上形成保护层的步骤包括在所述多晶硅表面形成第一氧化层,在所述第一氧化层表面淀积氮化硅层。
在其中一个实施例中,所述进行绝缘栅双极型晶体管的正面金属化工艺的工艺之后还包括再向所述P型重掺杂区内进行一次P型离子注入的步骤。
在其中一个实施例中,所述向被刻蚀开的区域下面的衬底内注入P型离子,形成终端保护环的步骤中,所述P型离子为硼离子;所述以光刻胶为掩蔽膜向所述衬底内注入N型离子的步骤中,所述N型离子为磷离子;所述用P阱光刻版光刻并向载流子增强区内注入P型离子的步骤中,所述P型离子为硼离子;所述借助多晶硅栅向P型体区内进行自对准注入N型离子的步骤中,所述N型离子为砷离子;所述向N型重掺杂区内注入P型离子的步骤中,所述P型离子为硼离子;所述去除保护层后向所述多晶硅栅进行多晶硅注入掺杂的步骤中,注入的离子为磷离子。
在其中一个实施例中,所述在多晶硅栅两侧形成侧墙的步骤包括:淀积第二氧化层、然后通过腐蚀去除多余的所述第二氧化层,剩余的第二氧化层形成所述侧墙。
在其中一个实施例中,所述进行绝缘栅双极型晶体管的正面金属化工艺的步骤包括用接触孔光刻版光刻并刻蚀出接触孔,并在所述层间介质上溅射导电金属,之后采用金属光刻版光刻并刻蚀溅射的金属形成覆盖所述层间介质的金属引线层。
在其中一个实施例中,所述衬底的材质为硅、碳化硅、砷化镓、磷化铟或锗硅中的一种。
在其中一个实施例中,所述衬底的材质为晶向<100>的单晶硅。
在其中一个实施例中,所述形成层间介质的步骤是淀积硼磷硅玻璃并进行热回流,形成覆盖所述多晶硅栅表面和侧墙表面的层间介质。
上述绝缘栅双极型晶体管的制备方法,通过在用有源区光刻版将有源区区域的场氧层刻开时,就进行N型离子的注入,以增加沟道中载流子浓度,形成载流子增强区,从而降低了导通压降。
附图说明
图1是一实施例中绝缘栅双极型晶体管的结构示意图;
图2是一实施例中绝缘栅双极型晶体管的制备方法的流程图;
图3A~图3F是一实施例中采用绝缘栅双极型晶体管的制备方法制备的绝缘栅双极型晶体管在制备过程中的局部剖视图。
具体实施方式
为使本发明的目的、特征和优点能够更为明显易懂,下面结合附图对本发明的具体实施方式做详细的说明。
图1是一实施例中绝缘栅双极型晶体管100的结构示意图,包括外围的终端结构(图1未示)和被终端结构包围的有源区。绝缘栅双极型晶体管100的衬底为N型衬底10,衬底10背面设有P型区16,P型区16背面设有背面金属结构18,终端结构内设有终端保护环(图1未示)。有源区的衬底10正面设有多晶硅栅31,衬底10上多晶硅栅31的两侧设有侧墙72,衬底10上设有覆盖多晶硅栅31和侧墙72的层间介质81,层间介质81上覆盖有金属引线层91。有源区的衬底10内设有N型的载流子增强(Carrier Enhanced)区41,载流子增强区41内设有P型体区51,P型体区51内设有N型重掺杂区61,N型重掺杂区61内设有P型重掺杂区71,P型重掺杂区71表面形成有向内凹陷的凹坑区域62,凹坑区域62相对于两侧的衬底向内凹陷的深度(即图1中的a)为0.15微米~0.3微米。
参见图2,本发明还提供一种上述绝缘栅双极型晶体管100的制备方法,包括下列步骤:
S110,提供衬底,在衬底的正面形成场氧层,并形成终端保护环。
衬底10的材质为硅、碳化硅、砷化镓、磷化铟或锗硅中的一种。在本实施例中,衬底10采用晶向是<100>的单晶硅晶圆(wafer)。
在本实施例中,先在衬底10的正面生长一层场氧层20,然后采用终端保护环光刻版光刻并刻蚀掉需要形成终端保护环的衬底10正上方的场氧化层20。然后以场氧化层20为掩蔽层注入P型离子,形成终端保护环,图3A中示出了三个终端保护环21、22、23,其中终端保护环23所处的位置靠近衬底10中间的有源区区域。可以理解的,终端保护环的数量并不以本实施例为限,本领域技术人员可根据器件实际需要自行选择设置。
图3A为本实施例中步骤S110完成后绝缘栅双极型晶体管的局部结构剖视图。在本实施例中,步骤S110注入的P型离子为硼离子。可以理解的,本实施例各离子注入步骤中所给出的具体注入的P型/N型离子仅是一个较佳实施例,在其它实施例中也可以用本领域技术人员习知的其它P型/N型离子代替。
S120,用有源区光刻版光刻并刻蚀掉有源区区域的场氧层,以光刻胶为掩蔽膜向衬底内注入N型离子。
用有源区光刻版光刻并刻蚀掉有源区区域的场氧层20,然后先不去胶,而是以该光刻胶为掩蔽膜向衬底10内注入N型离子。在本实施例中,步骤S120注入的N型离子为磷离子。图3B为本实施例中步骤S120完成后绝缘栅双极型晶体管的局部结构剖视图,其示出的结构位于图3A右侧。
S130,在场氧层被刻蚀掉的衬底上淀积并形成多晶硅栅,在多晶硅栅上形成保护层。
在场氧层20被刻蚀掉的衬底10上淀积多晶硅,在淀积的多晶硅上形成保护层,再用多晶硅光刻版光刻并刻蚀掉多余的多晶硅和保护层,形成多晶硅栅31。在本实施例中,保护层包括氮化硅层32,在淀积氮化硅之前还需要进行一次氧化,在淀积的多晶硅表面形成第一氧化层(图3C未示),再于第一氧化层上通过淀积形成氮化硅层32。相对于直接在多晶硅表面淀积氮化硅,在多晶硅栅31与氮化硅层32之间淀积一层第一氧化层能够改善应力的问题。
图3C是本实施例中步骤S130完成后绝缘栅双极型晶体管的局部结构剖视图。
S140,对N型离子的注入区域进行推结后形成载流子增强区。
步骤S120中的N型离子注入区域在推结后形成载流子增强(CarrierEnhanced)区41。
在其它实施例中,步骤S130与S140的顺序可以调换,即步骤S120注入N型离子后,先进行高温推结形成载流子增强区41,再淀积形成多晶硅栅31与氮化硅层32。
S150,用P阱光刻版光刻并向载流子增强区内注入P型离子,推结后形成P型体区。
在本实施例中,步骤S150注入的P型离子为硼离子,高温推结后形成P型体区(P-body)51。图3D是本实施例中步骤S150完成后绝缘栅双极型晶体管的局部结构剖视图,其示出的结构位于图3C右侧。
S160,借助多晶硅栅向P型体区内进行自对准注入N型离子,推结后形成N型重掺杂区。
在本实施例中,步骤S160注入的N型离子为砷离子,高温推结后形成N型重掺杂区(NSD)61。图3E是本实施例中步骤S160完成后绝缘栅双极型晶体管的局部结构剖视图。
S170,在多晶硅栅两侧形成侧墙,再向N型重掺杂区内注入P型离子,推结后形成P型重掺杂区。
先淀积一层第二氧化层,然后对器件进行侧墙腐蚀,多余的第二氧化层被腐蚀掉,在多晶硅栅31两侧形成侧墙(spacer)72。
在本实施例中,在侧墙72形成后,向N型重掺杂区61内注入P型离子之前,还包括对N型重掺杂区61进行硅刻蚀、形成凹坑区域62的步骤。凹坑区域62是一个向内凹陷的深度为0.15微米~0.3微米的浅坑。
在向N型重掺杂区61内注入P型离子之前,于P型重掺杂区内刻蚀出0.15微米~0.3微米的浅坑(凹坑区域62),能够使器件获得良好的杂质分布和更大的金属接触面积,降低功耗,提高产品的可靠性,并进一步降低导通压降。
刻蚀出凹坑区域62后进行P型离子的注入。在本实施例中,注入的P型离子为硼离子。注入完成后进行高温推结,形成P型重掺杂区(PSD)71。
S180,去除保护层后进行多晶硅栅注入掺杂。
如前述,本实施例中保护层包括氮化硅层32。去除多晶硅栅31表面的氮化硅层32后,再对多晶硅栅31进行N型离子的注入掺杂。在本实施例中,可以用多晶硅光刻版光刻后进行多晶硅栅31的注入掺杂。图3F是本实施例中步骤S180完成后绝缘栅双极型晶体管的局部结构剖视图。
步骤S180完成后可以进行常规的生成层间介质(ILD),正面金属化,背面减薄、注入及退火,以及背面金属化等工艺。以下同样给出一个具体的实施例。
S190,形成覆盖多晶硅栅和侧墙表面的层间介质。
在器件表面淀积硼磷硅玻璃(BPSG)后进行热回流,形成覆盖多晶硅栅31和侧墙72表面的层间介质81。
S200,正面金属化。
采用接触孔光刻版进行光刻和接触孔(contact)刻蚀,并在器件表面溅射导电金属,之后采用金属光刻版刻蚀该导电金属,形成覆盖层间介质81的金属引线层91。
S210,背面减薄、P注入及退火。
将衬底10的背面减薄至所需厚度,对衬底10背面进行P型离子注入并退火,形成P型区16。P型区16与衬底10构成衬底PN结。在本实施例中,步骤S210注入的P型离子是硼离子。
S220,背面金属化。
对衬底10背面溅射导电金属,在P型区16表面形成背面金属结构18,作为集电极金属引线。图1是本实施例中步骤S220完成后绝缘栅双极型晶体管100的局部结构剖视图。
上述绝缘栅双极型晶体管的制备方法,通过在步骤S120中有源区光刻版将有源区区域的场氧层20刻开时,就进行磷离子的注入,以增加沟道中载流子浓度,形成载流子增强区41,从而降低了导通压降。
上述制备过程中共采用6张光刻版,分别是终端保护环光刻版、有源区光刻版、多晶硅光刻版、P阱光刻版、接触孔光刻版以及金属光刻版。载流子增强区41的离子注入直接利用步骤S120中光刻形成的光刻胶图案作为掩蔽膜,不需要额外为载流子增强区41的离子注入制造一块光刻版,能够节省成本。
另外,在制备完P型重掺杂区71后才进行多晶硅栅31的注入掺杂,使得该注入掺杂位于前面的5次高温推结完成之后,能够避免高温过程中多晶硅内的掺杂离子对栅氧及沟道区的影响,解决了热过程中栅氧易被破坏的难题。同时上述绝缘栅双极型晶体管的制备方法与DMOS工艺兼容,具有普适性和不同IC生产线可移植性好等优点。
在其中一个实施例中,步骤S200采用接触孔光刻版进行光刻和接触孔刻蚀之后,溅射金属之前,还可以再进行一次PSD注入,向P型重掺杂区内注入P型离子,以获得良好的欧姆接触,提高器件的性能。
以上所述实施例仅表达了本发明的几种实施方式,其描述较为具体和详细,但并不能因此而理解为对本发明专利范围的限制。应当指出的是,对于本领域的普通技术人员来说,在不脱离本发明构思的前提下,还可以做出若干变形和改进,这些都属于本发明的保护范围。因此,本发明专利的保护范围应以所附权利要求为准。
Claims (10)
1.一种绝缘栅双极型晶体管的制备方法,包括:
提供衬底,在所述衬底的正面形成场氧层,用终端保护环光刻版光刻并刻蚀所述场氧层,并向被刻蚀开的区域下面的衬底内注入P型离子,形成终端保护环;
用有源区光刻版光刻并刻蚀掉有源区区域的所述场氧层,以光刻胶为掩蔽膜向所述衬底内注入N型离子,并在场氧层被刻蚀掉的所述衬底上淀积多晶硅,在淀积的多晶硅上形成保护层,用多晶硅光刻版光刻并刻蚀掉多余的多晶硅和保护层,形成多晶硅栅,再对N型离子的注入区域进行推结后形成载流子增强区;或用有源区光刻版光刻并刻蚀掉有源区区域的所述场氧层,以光刻胶为掩蔽膜向所述衬底内注入N型离子,再推结后形成载流子增强区,并在场氧层被刻蚀掉的所述衬底上淀积多晶硅,在淀积的多晶硅上形成保护层,用多晶硅光刻版光刻并刻蚀掉多余的多晶硅和保护层,形成多晶硅栅;
用P阱光刻版光刻并向载流子增强区内注入P型离子,推结后形成P型体区;
借助多晶硅栅向P型体区内进行自对准注入N型离子,推结后形成N型重掺杂区;
在多晶硅栅两侧形成侧墙,再向所述N型重掺杂区内注入P型离子,推结后形成P型重掺杂区;
去除所述保护层后向所述多晶硅栅进行多晶硅注入掺杂;
形成层间介质,进行绝缘栅双极型晶体管的正面金属化工艺,进行背面减薄、P型离子注入及退火工艺,及进行绝缘栅双极型晶体管的背面金属化工艺。
2.根据权利要求1所述的绝缘栅双极型晶体管的制备方法,其特征在于,所述在多晶硅栅两侧形成侧墙的步骤之后,向所述N型重掺杂区内注入P型离子的步骤之前,还包括对所述N型重掺杂区进行刻蚀形成凹坑区域的步骤,所述凹坑区域向内凹陷的深度相对于两侧的衬底为0.15微米~0.3微米。
3.根据权利要求1所述的绝缘栅双极型晶体管的制备方法,其特征在于,所述在淀积的多晶硅上形成保护层的步骤包括在所述多晶硅表面形成第一氧化层,在所述第一氧化层表面淀积氮化硅层。
4.根据权利要求1所述的绝缘栅双极型晶体管的制备方法,其特征在于,所述进行绝缘栅双极型晶体管的正面金属化工艺的工艺之后还包括再向所述P型重掺杂区内进行一次P型离子注入的步骤。
5.根据权利要求1所述的绝缘栅双极型晶体管的制备方法,其特征在于,所述向被刻蚀开的区域下面的衬底内注入P型离子,形成终端保护环的步骤中,所述P型离子为硼离子;所述以光刻胶为掩蔽膜向所述衬底内注入N型离子的步骤中,所述N型离子为磷离子;所述用P阱光刻版光刻并向载流子增强区内注入P型离子的步骤中,所述P型离子为硼离子;所述借助多晶硅栅向P型体区内进行自对准注入N型离子的步骤中,所述N型离子为砷离子;所述向N型重掺杂区内注入P型离子的步骤中,所述P型离子为硼离子;所述去除保护层后向所述多晶硅栅进行多晶硅注入掺杂的步骤中,注入的离子为磷离子。
6.根据权利要求1所述的绝缘栅双极型晶体管的制备方法,其特征在于,所述在多晶硅栅两侧形成侧墙的步骤包括:淀积第二氧化层、然后通过腐蚀去除多余的所述第二氧化层,剩余的第二氧化层形成所述侧墙。
7.根据权利要求1所述的绝缘栅双极型晶体管的制备方法,其特征在于,所述进行绝缘栅双极型晶体管的正面金属化工艺的步骤包括用接触孔光刻版光刻并刻蚀出接触孔,并在所述层间介质上溅射导电金属,之后采用金属光刻版光刻并刻蚀溅射的金属形成覆盖所述层间介质的金属引线层。
8.根据权利要求1所述的绝缘栅双极型晶体管,其特征在于,所述衬底的材质为硅、碳化硅、砷化镓、磷化铟或锗硅中的一种。
9.根据权利要求8所述的绝缘栅双极型晶体管,其特征在于,所述衬底的材质为晶向<100>的单晶硅。
10.根据权利要求1所述的绝缘栅双极型晶体管,其特征在于,所述形成层间介质的步骤是淀积硼磷硅玻璃并进行热回流,形成覆盖所述多晶硅栅表面和侧墙表面的层间介质。
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201310380034.3A CN104425247B (zh) | 2013-08-27 | 2013-08-27 | 一种绝缘栅双极型晶体管的制备方法 |
PCT/CN2014/085094 WO2015027881A1 (zh) | 2013-08-27 | 2014-08-25 | 绝缘栅双极型晶体管的制备方法 |
US14/902,432 US9590029B2 (en) | 2013-08-27 | 2014-08-25 | Method for manufacturing insulated gate bipolar transistor |
EP14839057.8A EP3041036B1 (en) | 2013-08-27 | 2014-08-25 | Method for manufacturing insulated gate bipolar transistor |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201310380034.3A CN104425247B (zh) | 2013-08-27 | 2013-08-27 | 一种绝缘栅双极型晶体管的制备方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN104425247A true CN104425247A (zh) | 2015-03-18 |
CN104425247B CN104425247B (zh) | 2018-01-23 |
Family
ID=52585578
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201310380034.3A Active CN104425247B (zh) | 2013-08-27 | 2013-08-27 | 一种绝缘栅双极型晶体管的制备方法 |
Country Status (4)
Country | Link |
---|---|
US (1) | US9590029B2 (zh) |
EP (1) | EP3041036B1 (zh) |
CN (1) | CN104425247B (zh) |
WO (1) | WO2015027881A1 (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN115241063A (zh) * | 2022-07-04 | 2022-10-25 | 江苏东海半导体股份有限公司 | 一种绝缘栅双极型晶体管的制备方法 |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112309863B (zh) * | 2019-07-31 | 2024-02-23 | 上海积塔半导体有限公司 | 超低导通电阻ldmos及其制作方法 |
GB2588663A (en) * | 2019-10-31 | 2021-05-05 | Mqsemi Ag | Semiconductor device and method of manufacturing thereof |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0755077A2 (en) * | 1995-07-21 | 1997-01-22 | Plessey Semiconductors Limited | High power MOS guided devices and methods of manufacturing them |
US20030080377A1 (en) * | 2001-10-26 | 2003-05-01 | Yedinak Joseph A. | Quick punch through IGBT having gate-controllable di/dt and reduced EMI during inductive turn off |
CN1525575A (zh) * | 2003-02-26 | 2004-09-01 | �����Զ�����ʽ���� | 高耐电压场效应型半导体设备 |
US20080157117A1 (en) * | 2006-12-28 | 2008-07-03 | Mcnutt Ty R | Insulated gate bipolar transistor with enhanced conductivity modulation |
CN102496573A (zh) * | 2011-12-28 | 2012-06-13 | 上海先进半导体制造股份有限公司 | 沟槽绝缘栅型双极晶体管的制作方法 |
CN102969243A (zh) * | 2012-12-07 | 2013-03-13 | 株洲南车时代电气股份有限公司 | 一种平面栅型igbt芯片制作方法 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4567641A (en) * | 1982-04-12 | 1986-02-04 | General Electric Company | Method of fabricating semiconductor devices having a diffused region of reduced length |
US5468982A (en) * | 1994-06-03 | 1995-11-21 | Siliconix Incorporated | Trenched DMOS transistor with channel block at cell trench corners |
US5843796A (en) | 1995-09-11 | 1998-12-01 | Delco Electronics Corporation | Method of making an insulated gate bipolar transistor with high-energy P+ im |
US6429481B1 (en) * | 1997-11-14 | 2002-08-06 | Fairchild Semiconductor Corporation | Field effect transistor and method of its manufacture |
US6403432B1 (en) * | 2000-08-15 | 2002-06-11 | Taiwan Semiconductor Manufacturing Company | Hardmask for a salicide gate process with trench isolation |
US20030010998A1 (en) | 2001-07-10 | 2003-01-16 | Motorola, Inc. | Apparatus and techniques for implementing wireless communication between integrated transmitters and integrated receivers |
US6714768B2 (en) | 2001-08-06 | 2004-03-30 | Motorola, Inc. | Structure and method for fabricating semiconductor structures and polarization modulator devices utilizing the formation of a compliant substrate |
US6979861B2 (en) * | 2002-05-30 | 2005-12-27 | Apd Semiconductor, Inc. | Power device having reduced reverse bias leakage current |
JP2006041023A (ja) | 2004-07-23 | 2006-02-09 | Toshiba Corp | 半導体装置およびその製造方法 |
CN101226961A (zh) | 2008-01-29 | 2008-07-23 | 电子科技大学 | 具有源极场板的薄膜soi厚栅氧功率器件 |
CN100568534C (zh) | 2008-01-29 | 2009-12-09 | 电子科技大学 | 具有栅极场板的薄膜soi厚栅氧功率器件 |
CN102522335B (zh) | 2011-12-31 | 2014-10-22 | 杭州士兰集成电路有限公司 | 一种功率器件终端环的制造方法及其结构 |
CN102956687A (zh) | 2012-10-30 | 2013-03-06 | 浙江大学 | 一种基于双沟道结构的soi-ligbt器件 |
-
2013
- 2013-08-27 CN CN201310380034.3A patent/CN104425247B/zh active Active
-
2014
- 2014-08-25 EP EP14839057.8A patent/EP3041036B1/en active Active
- 2014-08-25 US US14/902,432 patent/US9590029B2/en active Active
- 2014-08-25 WO PCT/CN2014/085094 patent/WO2015027881A1/zh active Application Filing
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0755077A2 (en) * | 1995-07-21 | 1997-01-22 | Plessey Semiconductors Limited | High power MOS guided devices and methods of manufacturing them |
US20030080377A1 (en) * | 2001-10-26 | 2003-05-01 | Yedinak Joseph A. | Quick punch through IGBT having gate-controllable di/dt and reduced EMI during inductive turn off |
CN1525575A (zh) * | 2003-02-26 | 2004-09-01 | �����Զ�����ʽ���� | 高耐电压场效应型半导体设备 |
US20080157117A1 (en) * | 2006-12-28 | 2008-07-03 | Mcnutt Ty R | Insulated gate bipolar transistor with enhanced conductivity modulation |
CN102496573A (zh) * | 2011-12-28 | 2012-06-13 | 上海先进半导体制造股份有限公司 | 沟槽绝缘栅型双极晶体管的制作方法 |
CN102969243A (zh) * | 2012-12-07 | 2013-03-13 | 株洲南车时代电气股份有限公司 | 一种平面栅型igbt芯片制作方法 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN115241063A (zh) * | 2022-07-04 | 2022-10-25 | 江苏东海半导体股份有限公司 | 一种绝缘栅双极型晶体管的制备方法 |
Also Published As
Publication number | Publication date |
---|---|
CN104425247B (zh) | 2018-01-23 |
US9590029B2 (en) | 2017-03-07 |
EP3041036A1 (en) | 2016-07-06 |
US20160380048A1 (en) | 2016-12-29 |
WO2015027881A1 (zh) | 2015-03-05 |
EP3041036A4 (en) | 2017-01-25 |
EP3041036B1 (en) | 2020-04-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN101777514B (zh) | 一种沟槽型半导体功率器件及其制备方法 | |
CN102760662B (zh) | 半导体功率装置的制作方法 | |
CN102789987B (zh) | 低米勒电容的超级接面功率晶体管制造方法 | |
CN103094324B (zh) | 沟槽型绝缘栅双极型晶体管及其制备方法 | |
CN104576359B (zh) | 功率二极管的制备方法 | |
CN102779756B (zh) | 半导体功率装置的制作方法 | |
CN105679667A (zh) | 一种沟槽igbt器件的终端结构制造方法 | |
US20240363743A1 (en) | Igbt device and preparation method thereof | |
CN105655402A (zh) | 低压超结mosfet终端结构及其制造方法 | |
CN102916042A (zh) | 逆导igbt器件结构及制造方法 | |
CN104425247B (zh) | 一种绝缘栅双极型晶体管的制备方法 | |
CN103681315A (zh) | 埋层的形成方法 | |
CN113921607B (zh) | 一种阶梯沟槽横向绝缘栅双极型晶体管结构及制造方法 | |
US20240347620A1 (en) | Rc-igbt device and preparation method thereof | |
CN104425246B (zh) | 绝缘栅双极型晶体管及其制备方法 | |
CN104253040A (zh) | Trench FS结构的绝缘栅双极型晶体管的制备方法 | |
CN105280493A (zh) | 一种沟槽igbt器件的制造方法 | |
CN102931081B (zh) | 带场阻挡层的半导体器件的制造方法 | |
CN104701169A (zh) | 一种抗闩锁的沟槽型绝缘栅双极型晶体管的制造工艺方法 | |
CN105679668A (zh) | 一种沟槽igbt器件的制造方法 | |
CN104576360B (zh) | 功率二极管的制备方法 | |
CN116072543A (zh) | 一种rc-igbt器件及其制作方法 | |
CN117790536A (zh) | 一种结终端结构及其制备方法、半导体器件 | |
CN104022041A (zh) | 一种沟槽型mos晶体管的制造方法 | |
CN106784006A (zh) | 一种沟槽式超势垒整流器件及其制造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
CB02 | Change of applicant information | ||
CB02 | Change of applicant information |
Address after: 214028 Xinzhou Road, Wuxi national hi tech Industrial Development Zone, Jiangsu, China, No. 8 Applicant after: Wuxi Huarun Shanghua Technology Co., Ltd. Address before: 214028 Xinzhou Road, Wuxi national hi tech Industrial Development Zone, Jiangsu, China, No. 8 Applicant before: Wuxi CSMC Semiconductor Co., Ltd. |
|
GR01 | Patent grant | ||
GR01 | Patent grant |