CN104009041B - Logic MTP of the NAND flash memory structure compatible with CMOS technology - Google Patents
Logic MTP of the NAND flash memory structure compatible with CMOS technology Download PDFInfo
- Publication number
- CN104009041B CN104009041B CN201410264647.5A CN201410264647A CN104009041B CN 104009041 B CN104009041 B CN 104009041B CN 201410264647 A CN201410264647 A CN 201410264647A CN 104009041 B CN104009041 B CN 104009041B
- Authority
- CN
- China
- Prior art keywords
- pmos transistor
- well
- ncap
- electric capacity
- drain electrode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000005516 engineering process Methods 0.000 title claims abstract description 10
- 239000000758 substrate Substances 0.000 claims abstract description 16
- 150000001875 compounds Chemical class 0.000 claims abstract description 3
- 230000006870 function Effects 0.000 abstract description 2
- 238000000034 method Methods 0.000 description 4
- 230000005684 electric field Effects 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
Landscapes
- Read Only Memory (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
The present invention relates to logic MTP of a kind of NAND flash memory structure compatible with CMOS technology, comprising: a PMOS transistor and a NCAP electric capacity component units, wherein the drain electrode of NCAP electric capacity connects line program, and the floating boom of NCAP electric capacity connects the grid of PMOS transistor;Then being combined in series by 2 or multiple this unit, the drain electrode of the most each PMOS transistor is connected to the source electrode of next PMOS transistor;In the head and the tail PMOS transistor of tandem compound respectively series connection one PMOS transistor, the substrate of all PMOS transistor is linked together by N trap, and the substrate of all NCAP electric capacity is linked together by p-well.Described p-well can not be made in deep N-well, it is also possible to is made in deep N-well, isolates the p-well inside deep N-well and p-substrate by deep N-well.The invention have the advantage that the realization storage function that the elementary cell that PMOS transistor and NCAP form is together in series, the connection in PMOS transistor source electrode and drain electrode can be saved, substantially reduce the area of the bit of single elementary cell, reduce cost.
Description
Technical field
The present invention relates to a kind of non-volatility memory, especially one can be with CMOS logic process compatible
Non-volatility memory, belong to technical field of integrated circuits.
Background technology
SOC(system on a chip) (SoC) is applied, has the module of many block difference in functionalitys to be integrated into an integrated electricity
Road.Typically require non-volatility memory to store data, ID etc., but common embedded Flash needs
Special technique and high cost, the R&D cycle is long, and with common CMOS logic technique is incompatible.
Summary of the invention
It is an object of the invention to overcome the deficiencies in the prior art, it is provided that a kind of compatible with CMOS technology
Logic MTP of NAND flash memory structure, cost can be reduced, individual bit area is little, and with biography
The semiconductor technology of system, CMOS logic technique are completely compatible.
The technical scheme provided according to the present invention, logic MTP of described NAND flash memory structure includes:
One PMOS transistor and a NCAP electric capacity component units, wherein the drain electrode of NCAP electric capacity connects
Line program, the floating boom of NCAP electric capacity connects the grid of PMOS transistor;Then by 2 or multiple this
Unit is combined in series, and the drain electrode of the most each PMOS transistor is connected to next PMOS transistor
Source electrode;Each one PMOS transistor of series connection in the head and the tail PMOS transistor of tandem compound, all
The substrate of PMOS transistor is linked together by N trap, and the substrate of all NCAP electric capacity is by p-well even
It is connected together.
Described p-well can not be made in deep N-well, it is also possible to is made in deep N-well, isolates by deep N-well
P-well inside deep N-well and p-substrate
Specifically, wherein the source electrode of first PMOS transistor PMOS1 is connected to a PMOS
The drain electrode of pipe PMOS0, the grid of PMOS PMOS0 is as the control line WL of byte, source electrode conduct
The control line BL of bit, the drain electrode of last PMOS transistor PMOSn reconnects a PMOS
The source electrode of pipe PMOSn+1, the grid of PMOS PMOSn+1 is as the control line of the byte of drain electrode end
SWL, drain the control line SL as drain electrode end.N is the natural number more than or equal to 2.
The invention have the advantage that logic MTP of this most basic NAND structure, be a PMOS
Transistor and NCAP component units, then this elementary cell be together in series realization storage function.Due to logical
Cross the mode of series connection, the connection in PMOS transistor source electrode and drain electrode can be saved, be thus greatly reduced
The area of the bit of single elementary cell, thus reduce cost.
Accompanying drawing explanation
Fig. 1 is the structural representation of an embodiment of the present invention.
Fig. 2 is the generalized section that p-well is not made in deep N-well.
Fig. 3 is the structure chart of another embodiment that p-well is made in deep N-well.
Fig. 4 is the generalized section that p-well is made in deep N-well.
Fig. 5 is the example structure figure as a example by two unit.
Detailed description of the invention
The invention will be further described with embodiment below in conjunction with the accompanying drawings.
Logic MTP of NAND flash memory structure of the present invention includes: a PMOS transistor and one
Individual NCAP (NMOS is made in N trap) electric capacity component units, wherein NCAP electric capacity has floating boom,
The drain electrode of NCAP electric capacity connects line program, and the floating boom of NCAP electric capacity connects the grid of PMOS transistor;
Such as NCAP1 and the PMOS1 component units in Fig. 1, NCAP2 and PMOS2 component units, etc..
NCAP electric capacity NCAP1, NCAP2 ..., the drain electrode of NCAPn connect line program P1, P2 ... Pn respectively.
Then being combined in series by 2 or multiple this unit, the drain electrode of the most each PMOS transistor is connected to
The source electrode of next PMOS transistor, such as the PMOS1 of series connection, PMOS2 ..., PMOSn in Fig. 1.
The source electrode of first PMOS transistor PMOS1 is connected to the drain electrode of PMOS PMOS0,
The grid of PMOS PMOS0 is as the control line WL (word line) of byte, and source electrode is as bit
Control line BL (Bit line), the drain electrode of last PMOS transistor PMOSn reconnects a PMOS
The source electrode of pipe PMOSn+1, the grid of PMOS PMOSn+1 is as the control line of the byte of drain electrode end
SWL, drain the control line SL as drain electrode end.The substrate of all PMOS transistor passes through N trap (NW)
Link together.The substrate of all NCAP electric capacity is linked together by p-well (PW).
Described p-well (Pwell) can not be made in deep N-well, such as Fig. 2, p-well and P type substrate (P-Sub)
It it is connection;Deep N-well (D-Nwell) can also be made in inner, such as Fig. 3 and 4, isolate by deep N-well
P-well inside deep N-well and p-substrate;Deep N-well is to beat in P type substrate depths, needs in p-well
Make a circle in week beat N trap (Nwell) thus it is picked out, N trap is the substrate NW with PMOS transistor
Link together.
PMOS transistor PMOS0 treats as transmission gate (pass gate), by the control line (word line) of byte
Form with the control line (Bit line) of bit.Connected other PMOS crystal by this PMOS transistor
Logic MTP (memorizer of multiple programmable) of pipe one most basic a string NAND structure of composition.
As it is shown in figure 5, illustrate as a example by the following structure with two unit Cell1, Cell2 composition, Cell1
Comprise NCAP1 and PMOS1, Cell2 and comprise NCAP2 and PMOS2.
A, writing PMOS PMOS1 i.e. cell1 is to choose write, cell2 is be not written into.
WL | BL | P1 | P2 | SWL | SL | NW |
0V | 0V | 7V | 0V | 0V | 0V | 0V |
So, at P1 end, and bigger pressure reduction between Poly1, will be produced, to carrying out FN
The voltage difference of tunneling (FN tunnelling) or the condition of electric field, such electronics is just from floating boom floating poly1
Being raised to P1 by FN tunnelling, the threshold V T of PMOS1, ratio is less easily energized.Do not have accordingly
There is the cell2 chosen because of P2 end with the voltage difference of the grid poly2 of PMOS2 is 0, not to entering
The voltage difference of row FN tunnelling or the condition of electric field, so PMOS2 does not becomes.
B, erasing (wiping two, together erasing)
WL | BL | P1 | P2 | SWL | SL | NW |
5V | 5V | -5V | -5V | 5V | 5V | 5V |
So, between P1 end and Poly1, will between P2 end and Poly2 (grid of PMOS2)
Producing bigger pressure reduction, to carrying out the voltage difference of FN tunnelling or the condition of electric field, such electronics is just
From P1 to floating boom floating poly1, P2 to floating boom floating poly2 by FN tunnelling, PMOS1
Threshold V T raise, ratio is less easily energized.
C, reading PMOS PMOS1
WL | BL | P1 | P2 | SWL | SL | NW |
0 | 0 | 1V | 0 | 0 | 3V | 3V |
So electric current is from SL to BL, by the size comparing electric current judge write P1 be the state write also
It it is the state wiped.
If such as Fig. 3, p-well being made in deep N-well shown in 4, being advantageous in that, negative pressure can be added in p-well,
So there is no need to high pressure, just improve the reliability of transistor and the simple of periphery circuit.Such as, 7v
Being segmented into 3.5V and-3.5V to come, effect is the same.
Claims (4)
1. logic MTP of the NAND flash memory structure compatible with CMOS technology, is characterized in that, including: a PMOS transistor and a NCAP electric capacity component units, wherein the drain electrode of NCAP electric capacity connects line program, and the floating boom of NCAP electric capacity connects the grid of PMOS transistor;Then being combined in series by 2 or multiple this unit, the drain electrode of the most each PMOS transistor is connected to the source electrode of next PMOS transistor;In the head and the tail PMOS transistor of tandem compound respectively series connection one PMOS transistor, the substrate of all PMOS transistor is linked together by N trap, and the substrate of all NCAP electric capacity is linked together by p-well.
2. logic MTP of the NAND flash memory structure with CMOS technology compatibility as claimed in claim 1, it is characterized in that, wherein the source electrode of first PMOS transistor PMOS1 is connected to the drain electrode of PMOS PMOS0, the grid of PMOS PMOS0 is as the control line WL of byte, source electrode is as the control line BL of bit, the drain electrode of last PMOS transistor PMOSn reconnects the source electrode of PMOS PMOSn+1, the grid of PMOS PMOSn+1 is as the control line SWL of the byte of drain electrode end, drain electrode is the natural number more than or equal to 2 as the control line SL, n of drain electrode end.
3. logic MTP of the NAND flash memory structure with CMOS technology compatibility as claimed in claim 1, is characterized in that,
The p-well of the substrate of described NCAP electric capacity is separated by deep N-well with the P type substrate of whole chip.
4. logic MTP of the NAND flash memory structure with CMOS technology compatibility as claimed in claim 3, is characterized in that, when adding negative voltage in p-well, NCAP electric capacity can pass negative voltage.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410264647.5A CN104009041B (en) | 2014-06-13 | 2014-06-13 | Logic MTP of the NAND flash memory structure compatible with CMOS technology |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410264647.5A CN104009041B (en) | 2014-06-13 | 2014-06-13 | Logic MTP of the NAND flash memory structure compatible with CMOS technology |
Publications (2)
Publication Number | Publication Date |
---|---|
CN104009041A CN104009041A (en) | 2014-08-27 |
CN104009041B true CN104009041B (en) | 2016-08-24 |
Family
ID=51369635
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201410264647.5A Active CN104009041B (en) | 2014-06-13 | 2014-06-13 | Logic MTP of the NAND flash memory structure compatible with CMOS technology |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN104009041B (en) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN2669476Y (en) * | 2003-11-13 | 2005-01-05 | 上海华虹集成电路有限责任公司 | Ring oscillator with temperature and process compensation function |
CN101826840A (en) * | 2009-02-09 | 2010-09-08 | 台湾积体电路制造股份有限公司 | With the irrelevant VDD separate oscillators of processing variation |
CN103765777A (en) * | 2011-06-29 | 2014-04-30 | 辛纳普蒂克斯公司 | High voltage driver using medium voltage devices |
CN203910799U (en) * | 2014-06-13 | 2014-10-29 | 苏州锋驰微电子有限公司 | Logic MTP of NAND flash memory structure compatible with CMOS process |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100697285B1 (en) * | 2005-05-11 | 2007-03-20 | 삼성전자주식회사 | A NAND flash memory device having a protection line between a word line and a select line |
-
2014
- 2014-06-13 CN CN201410264647.5A patent/CN104009041B/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN2669476Y (en) * | 2003-11-13 | 2005-01-05 | 上海华虹集成电路有限责任公司 | Ring oscillator with temperature and process compensation function |
CN101826840A (en) * | 2009-02-09 | 2010-09-08 | 台湾积体电路制造股份有限公司 | With the irrelevant VDD separate oscillators of processing variation |
CN103765777A (en) * | 2011-06-29 | 2014-04-30 | 辛纳普蒂克斯公司 | High voltage driver using medium voltage devices |
CN203910799U (en) * | 2014-06-13 | 2014-10-29 | 苏州锋驰微电子有限公司 | Logic MTP of NAND flash memory structure compatible with CMOS process |
Also Published As
Publication number | Publication date |
---|---|
CN104009041A (en) | 2014-08-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN107810534B (en) | Apparatus and method for operating memory with erase unbiasing | |
US7990772B2 (en) | Memory device having improved programming operation | |
US8493787B2 (en) | FTP memory device programmable and erasable at cell level | |
CN104517647A (en) | Nonvolatile memory unit, nonvolatile momory and fabrication method thereof | |
CN104937666B (en) | Hybrid charge pump and regulating measure and method for flash memory devices | |
CN103514954B (en) | The method for deleting of flash memory, read method and programmed method | |
US8917551B2 (en) | Flexible 2T-based fuzzy and certain matching arrays | |
US20070166889A1 (en) | Method of forming a well of a NAND flash memory device | |
CN204045210U (en) | A kind of eeprom array | |
CN102355127B (en) | Charge pump circuit | |
CN106531212B (en) | Flash memory system using memory cells as source line pull-down circuits | |
US8619469B2 (en) | FTP memory device with programming and erasing based on Fowler-Nordheim effect | |
CN102376718B (en) | Low-Cost Electrically Erasable Programmable Read-Only Memory Array | |
CN203910799U (en) | Logic MTP of NAND flash memory structure compatible with CMOS process | |
CN104009041B (en) | Logic MTP of the NAND flash memory structure compatible with CMOS technology | |
CN105741873A (en) | Operation method of small-area electronic erasing type rewritable read-only memory array | |
CN109524043A (en) | Semiconductor storage | |
CN112466367B (en) | Nonvolatile semiconductor memory device | |
US8300461B2 (en) | Area saving electrically-erasable-programmable read-only memory (EEPROM) array | |
CN103778948A (en) | Control method for memory array | |
CN103928053B (en) | Low-power consumption list grid non-volatility memorizer | |
CN102376717B (en) | EEPROM Array with Low Voltage Operation | |
CN105702290B (en) | operation method of low-cost electronic erasing type rewritable read-only memory array | |
CN104112476A (en) | Ultra-low power consumption pseudodifferential structure nonvolatile memory compatible with standard CMOS (Complementary Metal Oxide Semiconductor) process | |
CN104157308B (en) | The pseudo differential architectures nonvolatile memory of compatibility standard CMOS technology |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant |