CN100544022C - 具有<110>晶体取向含硅层的半导体材料及其形成方法 - Google Patents
具有<110>晶体取向含硅层的半导体材料及其形成方法 Download PDFInfo
- Publication number
- CN100544022C CN100544022C CNB2004800395123A CN200480039512A CN100544022C CN 100544022 C CN100544022 C CN 100544022C CN B2004800395123 A CNB2004800395123 A CN B2004800395123A CN 200480039512 A CN200480039512 A CN 200480039512A CN 100544022 C CN100544022 C CN 100544022C
- Authority
- CN
- China
- Prior art keywords
- silicon
- layer
- containing layer
- forming
- semiconductor material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Landscapes
- Recrystallisation Techniques (AREA)
Abstract
Description
Claims (46)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US53491604P | 2004-01-07 | 2004-01-07 | |
US60/534,916 | 2004-01-07 | ||
US10/980,220 | 2004-11-03 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN101002327A CN101002327A (zh) | 2007-07-18 |
CN100544022C true CN100544022C (zh) | 2009-09-23 |
Family
ID=38693393
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2004800395123A Expired - Fee Related CN100544022C (zh) | 2004-01-07 | 2004-12-15 | 具有<110>晶体取向含硅层的半导体材料及其形成方法 |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN100544022C (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102569394A (zh) * | 2010-12-29 | 2012-07-11 | 中芯国际集成电路制造(北京)有限公司 | 晶体管及其制作方法 |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104465752B (zh) * | 2013-09-23 | 2017-06-23 | 中芯国际集成电路制造(上海)有限公司 | Nmos晶体管结构及其制造方法 |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1388589A (zh) * | 2001-05-14 | 2003-01-01 | 夏普公司 | 用硅绝缘体(SOI)基片上的应变Si/SiGe层的迁移率增强的NMOS和PMOS晶体管 |
-
2004
- 2004-12-15 CN CNB2004800395123A patent/CN100544022C/zh not_active Expired - Fee Related
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1388589A (zh) * | 2001-05-14 | 2003-01-01 | 夏普公司 | 用硅绝缘体(SOI)基片上的应变Si/SiGe层的迁移率增强的NMOS和PMOS晶体管 |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102569394A (zh) * | 2010-12-29 | 2012-07-11 | 中芯国际集成电路制造(北京)有限公司 | 晶体管及其制作方法 |
CN102569394B (zh) * | 2010-12-29 | 2014-12-03 | 中芯国际集成电路制造(北京)有限公司 | 晶体管及其制作方法 |
Also Published As
Publication number | Publication date |
---|---|
CN101002327A (zh) | 2007-07-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7462525B2 (en) | Enhancement of electron and hole mobilities in <110> Si under biaxial compressive strain | |
CA2501580C (en) | Method of forming strained silicon on insulator (ssoi) and structures formed thereby | |
US6893936B1 (en) | Method of Forming strained SI/SIGE on insulator with silicon germanium buffer | |
US7915148B2 (en) | Method of producing a tensioned layer on a substrate | |
US20060073708A1 (en) | Strained silicon on insulator from film transfer and relaxation by hydrogen implantation | |
JP4239203B2 (ja) | 半導体装置とその製造方法 | |
US8569146B2 (en) | Isolation structure for strained channel transistors | |
JP4959153B2 (ja) | 引張り歪みSiGeオン・インシュレータ(SGOI)上の歪みSiMOSFET | |
KR20130034059A (ko) | 매립 절연 층과 결합된 응력기의 탄성 에지 이완을 사용하는 변형 반도체 | |
JP2006524426A5 (zh) | ||
US7033869B1 (en) | Strained silicon semiconductor on insulator MOSFET | |
JP2006093268A (ja) | 半導体基板、半導体装置、半導体基板の製造方法および半導体装置の製造方法 | |
CN100544022C (zh) | 具有<110>晶体取向含硅层的半导体材料及其形成方法 | |
US20050070070A1 (en) | Method of forming strained silicon on insulator | |
JP2008053403A (ja) | 半導体装置および半導体装置の製造方法 | |
JP4037803B2 (ja) | Sgoi基板の製造方法 | |
JP2006253182A (ja) | 半導体装置および半導体装置の製造方法 | |
JP4792757B2 (ja) | 半導体基板の製造方法および半導体装置の製造方法 | |
US20070010070A1 (en) | Fabrication of strained semiconductor-on-insulator (ssoi) structures by using strained insulating layers | |
JP2006253258A (ja) | 半導体基板、半導体装置、半導体基板の製造方法および半導体装置の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
TR01 | Transfer of patent right |
Effective date of registration: 20171128 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES INC. Address before: American New York Patentee before: Core USA second LLC Effective date of registration: 20171128 Address after: American New York Patentee after: Core USA second LLC Address before: American New York Patentee before: International Business Machines Corp. |
|
TR01 | Transfer of patent right | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20090923 Termination date: 20181215 |
|
CF01 | Termination of patent right due to non-payment of annual fee |