Wright et al., 2001 - Google Patents
Improved power estimation for behavioral and gate level designsWright et al., 2001
- Document ID
- 12006025479604542369
- Author
- Wright R
- Shanblatt M
- Publication year
- Publication venue
- Proceedings IEEE Computer Society Workshop on VLSI 2001. Emerging Technologies for VLSI Systems
External Links
Snippet
A technique is presented for accurately computing the power of digital circuits described by behavioral-and gate-level designs. Accurate power estimation for high-level designs provides early warning of potential power problems, supporting design flexibility and a …
- 230000003542 behavioural 0 title abstract description 13
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5036—Computer-aided design using simulation for analog modelling, e.g. for circuits, spice programme, direct methods, relaxation methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5045—Circuit design
- G06F17/505—Logic synthesis, e.g. technology mapping, optimisation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5022—Logic simulation, e.g. for logic circuit operation
- G06F17/5031—Timing analysis
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5045—Circuit design
- G06F17/5054—Circuit design for user-programmable logic devices, e.g. field programmable gate arrays [FPGA]
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/504—Formal methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5081—Layout analysis, e.g. layout verification, design rule check
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5072—Floorplanning, e.g. partitioning, placement
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/78—Power analysis and optimization
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/70—Fault tolerant, i.e. transient fault suppression
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F1/00—Details of data-processing equipment not covered by groups G06F3/00 - G06F13/00, e.g. cooling, packaging or power supply specially adapted for computer application
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/86—Hardware-Software co-design
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/04—CAD in a network environment
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
-
- H—ELECTRICITY
- H03—BASIC ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
-
- H—ELECTRICITY
- H03—BASIC ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5426591A (en) | Apparatus and method for improving the timing performance of a circuit | |
| US5764525A (en) | Method for improving the operation of a circuit through iterative substitutions and performance analyses of datapath cells | |
| Monteiro et al. | Estimation of average switching activity in combinational logic circuits using symbolic simulation | |
| Najm | A survey of power estimation techniques in VLSI circuits | |
| Ding et al. | Gate-level power estimation using tagged probabilistic simulation | |
| Najm | Power estimation techniques for integrated circuits | |
| Boliolo et al. | Gate-level power and current simulation of CMOS integrated circuits | |
| Kajstura et al. | Low power synthesis of finite state machines—State assignment decomposition algorithm | |
| US10963610B1 (en) | Analyzing clock jitter using delay calculation engine | |
| Singh et al. | Power estimation of FIR filter based on IP modeling for DSP and communication applications | |
| Wright et al. | Improved power estimation for behavioral and gate level designs | |
| Buyuksahin et al. | Early power estimation for VLSI circuits | |
| Givargis et al. | A hybrid approach for core-based system-level power modeling | |
| Jun et al. | Exploiting implementation diversity and partial connection of routers in application-specific network-on-chip topology synthesis | |
| Cong et al. | Multilevel global placement with retiming | |
| Lim et al. | A statistical approach to the estimation of delay-dependent switching activities in CMOS combinational circuits | |
| Ye et al. | Power consumption in XOR-based circuits | |
| Turki et al. | Towards synthetic benchmarks generator for CAD tool evaluation | |
| Wright et al. | Improved switching activity estimation for behavioral and gate level designs | |
| US5696692A (en) | Conditional selection method for reducing power consumption in a circuit | |
| Gupta et al. | Variation-aware variable latency design | |
| Uma et al. | Analysis on impact of behavioral modeling in performance of synthesis process | |
| Lalgudi et al. | Efficient retiming under a general delay model | |
| Murugavel et al. | A real delay switching activity simulator based on Petri net modeling | |
| Chiou et al. | Sleep transistor sizing for leakage power minimization considering temporal correlation |