WO2001045337A1 - Verfahren und anordnung zur überwachung der datenübertragung mittels differentiellen übertragungsverfahren mit gleichspannungsanteil - Google Patents
Verfahren und anordnung zur überwachung der datenübertragung mittels differentiellen übertragungsverfahren mit gleichspannungsanteil Download PDFInfo
- Publication number
- WO2001045337A1 WO2001045337A1 PCT/DE2000/004403 DE0004403W WO0145337A1 WO 2001045337 A1 WO2001045337 A1 WO 2001045337A1 DE 0004403 W DE0004403 W DE 0004403W WO 0145337 A1 WO0145337 A1 WO 0145337A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- detector
- receiver
- transmitter
- circuit arrangement
- voltage
- Prior art date
Links
- 230000005540 biological transmission Effects 0.000 title claims abstract description 31
- 238000000034 method Methods 0.000 title claims abstract description 20
- 238000012544 monitoring process Methods 0.000 title claims description 6
- 230000005669 field effect Effects 0.000 claims description 5
- 238000011156 evaluation Methods 0.000 claims description 3
- 230000008054 signal transmission Effects 0.000 abstract 1
- 230000006378 damage Effects 0.000 description 5
- 230000010355 oscillation Effects 0.000 description 3
- 230000000712 assembly Effects 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/08—Modifications for reducing interference; Modifications for reducing effects due to line faults ; Receiver end arrangements for detecting or overcoming line faults
- H04L25/085—Arrangements for reducing interference in line transmission systems, e.g. by differential transmission
Definitions
- the invention relates to a method for monitoring the transmission of analog or digital signals by means of differential transmission methods with a DC voltage component and a circuit arrangement for carrying out the method.
- the analog or digital signal to be transmitted controls two outputs A and AN of the transmitter working in opposite directions.
- output A acts as a current source
- output AN serves as a current sink and vice versa.
- the transmitter provides the current accordingly
- the transmitter also provides a DC voltage component Uc.
- this DC voltage component Uc is independent of the transmission and has a constant value that results in the axis of symmetry of the eye opening at the receiver input.
- the difference between the input voltages UE and UEN is formed in the receiver. This voltage difference corresponds to the value Ud across the resistor R.
- the difference is amplified and assigned to the logic states (0,1) after a threshold value decision.
- the output of the receiver generates the logic state (1) if the difference between the input voltages UE and UEN is positive, for example. If the difference is negative
- FIG. 1 shows a known circuit arrangement for carrying out a differential transmission method with a DC voltage component.
- a meaningful data transfer between modules is only possible if the transmitter and the receiver are in their active operating state.
- the transmitter either does not exist at all (e.g. a transmitter module was not used) or is de-energized (e.g. transmitter module was used but without supply voltage) or in a high-impedance state (e.g. the transmitter outputs are switched off) is.
- the receiver is provided with a hysteresis.
- the differential voltage formed in the receiver is fed to a threshold decision with this hysteresis.
- the receiver receives a bias voltage through a suitably selected current flow through the resistor R.
- the output of the receiver only remains in a stable state if the differential disturbance is less than the pre-set voltage.
- the bias voltage results in a differential voltage amount dependent on the data Ud
- the object of the invention is therefore to avoid the disadvantages described above and to minimize the effort required.
- the object is achieved in that the DC voltage component generated by the transmitter for the differential transmission is used on the receiver side for information about the operating state of the transmitter.
- the operating state of the transmitter is determined on the receiver side by means of a detector. If the transmitter is absent or inactive, the detector controls the output of the receiver so that a predetermined value is not exceeded or the receiver is switched off completely.
- the detector is connected symmetrically between the resistance which generates the voltage difference in the receiver and compares the direct voltage component Uc generated by the transmitter with a reference voltage Uref.
- the detector can be used as a differential amplifier with / without
- Threshold value deciders can be formed, for example the detector can consist of a further receiver for differential data transmission or of transistor circuits in the form of bipolar or field effect transistor circuits.
- an expanded detector can be connected to each transmission line, so that the input voltages of each transmission link can be compared and evaluated with a reference voltage of the detector, and the evaluation of the state of each line is supplied, for example, to an OR operation, the Output controls the receiver and / or other modules.
- the detector can be formed from two differential amplifiers with / without threshold value decision and their OR combination, e.g. the detector can consist of two further receivers for differential data transmission or of transistor circuits in the form of bipolar or field effect transistor circuits.
- the invention prevents high-frequency oscillation of the receiver and subsequent assemblies and prevents damage or destruction. Additional control lines, which provide information about the operating status of the transmitter, are not required.
- the invention can be implemented in the form of circuits or, if necessary, can e.g. in the case of retrofits, be connected to the receiver as external wiring.
- FIG. 1 An exemplary embodiment of the circuit arrangement according to the invention is shown in FIG.
- the data to be transmitted are fed via the input to two outputs A and AN of the transmitter working in opposite directions and control the same.
- the transmitter provides the current of the appropriate size and direction in order to generate the voltage Ud across the resistors R / 2.
- the transmitter provides a DC voltage component Uc which is independent and constant from the transmission and which results in the axis of symmetry of the eye opening at the receiver input.
- the difference between the input voltages UE and UEN is formed in the receiver, which corresponds to the total value across the resistors R / 2.
- the detector is connected between the equally dimensioned resistors R / 2 and symmetrically loads the existing transmission path and compares the voltage Uc with a reference voltage Uref and controls the receiver.
- the load ensures that a DC voltage component is only detected when the transmitter is in the active state.
- the differential voltage amount is
- the reference voltage should be selected so that disturbances in the DC voltage component Uc do not lead to an interruption in the data transmission.
- the transmitter is not available or inactive, i.e. if it is switched off or high-impedance, the DC voltage component Uc falls below the reference voltage Uref.
- the receiver is controlled by the detector so that e.g. the receiver output outputs a defined value or switches off the receiver.
- the detector for example, as a differential amplifier with / without threshold value decider, for example as a further receiver for differential data transmission (see FIG. 3).
- Bipolar or field effect transistor circuits see Figure 4 WO 01/45337 ⁇ PCT / DEOO / 04403
- bipolar transistor circuit e.g. a "threshold decision" at approx. 0.7 V.
- an improvement in the sensitivity to interference with respect to disturbances in the DC voltage component Uc can be achieved if, as in FIG. 5, the voltage Uc_Ud / 2 of each individual transmission line is compared and evaluated with a reference voltage Uref.
- the evaluation of the condition of each individual line is e.g. an OR operation, the output of which is used to control the receiver and / or other modules.
- the minimum reference voltage Uref must be selected so that interference on each individual line when the transmitter is absent or inactive is reliably suppressed by the detector.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001546105A JP2003517773A (ja) | 1999-12-13 | 2000-12-11 | 直流電圧成分を用いた差動伝送プロセスによるデータ伝送の監視方法および装置 |
EP00990518A EP1238500A1 (de) | 1999-12-13 | 2000-12-11 | Verfahren und anordnung zur überwachung der datenübertragung mittels differentiellen übertragungsverfahren mit gleichspannungsanteil |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE19959982.3 | 1999-12-13 | ||
DE19959982A DE19959982C2 (de) | 1999-12-13 | 1999-12-13 | Verfahren und Anordnung zur Überwachung der Datenübertragung mittels differentiellen Übertragungsverfahren mit Gleichspannungsanteil |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2001045337A1 true WO2001045337A1 (de) | 2001-06-21 |
Family
ID=7932424
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/DE2000/004403 WO2001045337A1 (de) | 1999-12-13 | 2000-12-11 | Verfahren und anordnung zur überwachung der datenübertragung mittels differentiellen übertragungsverfahren mit gleichspannungsanteil |
Country Status (6)
Country | Link |
---|---|
US (1) | US20030056031A1 (de) |
EP (1) | EP1238500A1 (de) |
JP (1) | JP2003517773A (de) |
DE (1) | DE19959982C2 (de) |
TW (1) | TW561743B (de) |
WO (1) | WO2001045337A1 (de) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1411645A1 (de) * | 2002-10-17 | 2004-04-21 | Matsushita Electric Industrial Co., Ltd. | Symmetrische Übertragungsvorrichtung |
EP1662657A4 (de) * | 2003-09-05 | 2007-01-03 | Seiko Epson Corp | Empfängerschaltung, schnittstellenschaltung und elektronsiche einrichtung |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1304842B1 (de) | 2001-10-19 | 2008-05-14 | Texas Instruments Incorporated | Serielle Differenzialdatenstrecke mit automatischer Abschaltung |
DE10237696B3 (de) * | 2002-08-15 | 2004-04-15 | Infineon Technologies Ag | Verfahren und Einrichtung zum Melden eines Übertragungsfehlers auf einer Datenleitung |
JP2009272791A (ja) * | 2008-05-02 | 2009-11-19 | Sony Corp | 送信装置、情報送信方法、受信装置および情報処理方法 |
JP5444797B2 (ja) * | 2009-04-10 | 2014-03-19 | ソニー株式会社 | 送信装置、表示装置および画像表示システム |
JP5234374B2 (ja) * | 2011-03-02 | 2013-07-10 | 日本電気株式会社 | 差動信号伝送回路、ディスクアレイコントローラ及び差動信号伝送ケーブル |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0540449A1 (de) * | 1991-10-28 | 1993-05-05 | International Business Machines Corporation | Hochgeschwindigkeitsbus-Sender-Empfänger mit fehlertoleranter Realisierung für on-line-steckbare Verwendungen |
US5485488A (en) * | 1994-03-29 | 1996-01-16 | Apple Computer, Inc. | Circuit and method for twisted pair current source driver |
US5828733A (en) * | 1995-04-03 | 1998-10-27 | Advanced Micro Devices, Inc. | Method and arrangement for increasing data transmisssion rate over telephone cable |
US6032209A (en) * | 1998-07-24 | 2000-02-29 | Storage Technology Corporation | Hot-swappable high speed point-to-point interface |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE4229175A1 (de) * | 1992-09-02 | 1994-03-03 | Bosch Gmbh Robert | Netzwerkschnittstelle |
-
1999
- 1999-12-13 DE DE19959982A patent/DE19959982C2/de not_active Expired - Fee Related
-
2000
- 2000-12-11 WO PCT/DE2000/004403 patent/WO2001045337A1/de not_active Application Discontinuation
- 2000-12-11 JP JP2001546105A patent/JP2003517773A/ja not_active Withdrawn
- 2000-12-11 US US10/149,761 patent/US20030056031A1/en not_active Abandoned
- 2000-12-11 EP EP00990518A patent/EP1238500A1/de not_active Withdrawn
- 2000-12-12 TW TW089126448A patent/TW561743B/zh active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0540449A1 (de) * | 1991-10-28 | 1993-05-05 | International Business Machines Corporation | Hochgeschwindigkeitsbus-Sender-Empfänger mit fehlertoleranter Realisierung für on-line-steckbare Verwendungen |
US5485488A (en) * | 1994-03-29 | 1996-01-16 | Apple Computer, Inc. | Circuit and method for twisted pair current source driver |
US5828733A (en) * | 1995-04-03 | 1998-10-27 | Advanced Micro Devices, Inc. | Method and arrangement for increasing data transmisssion rate over telephone cable |
US6032209A (en) * | 1998-07-24 | 2000-02-29 | Storage Technology Corporation | Hot-swappable high speed point-to-point interface |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1411645A1 (de) * | 2002-10-17 | 2004-04-21 | Matsushita Electric Industrial Co., Ltd. | Symmetrische Übertragungsvorrichtung |
EP1662657A4 (de) * | 2003-09-05 | 2007-01-03 | Seiko Epson Corp | Empfängerschaltung, schnittstellenschaltung und elektronsiche einrichtung |
US7535257B2 (en) | 2003-09-05 | 2009-05-19 | Seiko Epson Corporation | Receiver circuit, interface circuit, and electronic instrument |
Also Published As
Publication number | Publication date |
---|---|
DE19959982C2 (de) | 2001-10-04 |
TW561743B (en) | 2003-11-11 |
JP2003517773A (ja) | 2003-05-27 |
EP1238500A1 (de) | 2002-09-11 |
US20030056031A1 (en) | 2003-03-20 |
DE19959982A1 (de) | 2001-06-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69938584T2 (de) | Einstellbare verzögerungsstufe mit einer selbstvorgespannten last | |
DE1591223C3 (de) | Automatische Prüfeinrichtung für schnell schaltende, elektronische Schaltkreise | |
DE102015204021B4 (de) | Dynamische Strombegrenzungsschaltung | |
DE69112268T2 (de) | Übertragungsgerät zum Senden und Empfangen von Nachrichtensignalen über eine gemeinsame Übertragungsstrecke. | |
DE10213254A1 (de) | Lastbetriebssystem und Verfahren dazu | |
EP0246662B1 (de) | Empfänger für optische Digitalsignale mit unterschiedlicher Amplitude | |
DE69220523T2 (de) | Sender-Empfänger für gleichzeitige, bidirektionelle Datenübertragung im Basisband | |
EP0775406A1 (de) | System zum fehlersicheren übertragen von daten über einen differentiellen bus | |
WO2001045337A1 (de) | Verfahren und anordnung zur überwachung der datenübertragung mittels differentiellen übertragungsverfahren mit gleichspannungsanteil | |
DE69229518T2 (de) | Kommunikationseinrichtung mit Fehlertoleranz | |
DE69428524T2 (de) | Empfängerseitig pulsbreitengesteuerter adaptiver entzerrer | |
DE102005020803B4 (de) | Schaltungsanordnung mit einer Verstärkeranordnung und einer Offset-Kompensationsanordnung | |
EP1085705A2 (de) | Netzwerk mit mehreren Netzknoten und wenigstens einem Sternknoten | |
DE19523031A1 (de) | System zum Übertragen von Daten über einen differentiellen Bus | |
DE19925238B4 (de) | Flankensteuervorrichtung für ein elektrisches Datenübertragungssystem | |
EP1187330B1 (de) | Spannungskomparatorschaltung für die Einhüllende einer Wechselspannung und Verfahren dazu | |
DE102006016356A1 (de) | Schaltungsanordnung zur Glitch-freien oder Glitch-reduzierten Signalübertragung zwischen Spannungsbereichen | |
EP0727897B1 (de) | Schaltungsanordnung für den Empfang eines in Form einer Spannungspegeländerung über einen Bus übertragenen Signals | |
DE10250818B4 (de) | Datenempfänger und Datenempfangsverfahren | |
DE69331872T2 (de) | Übertragungsvorrichtung mit geringer Leistungsaufnahme | |
EP1068700B1 (de) | Signalisierungsendstufe zur erzeugung digitaler spannungssignale auf einem bussystem | |
DE69902205T2 (de) | Schaltung zur Wiedergewinnung der Gleichstromkomponente | |
DE69022265T2 (de) | Verfahren und Vorrichtung zur Verbesserung der Freigabereaktion einer Laserdiode in einem optischen Übertragungssystem. | |
DE19942688C2 (de) | Verfahren zum Betrieb einer elektronischen Schaltung und elektronische Schaltung | |
DE19918512C1 (de) | Schaltungsanordnung mit einer Reduktionsschaltung zur Reduktion von Störlängsspannungen auf einer Zweidrahtleitung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): JP US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2000990518 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 2001 546105 Kind code of ref document: A Format of ref document f/p: F |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10149761 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 2000990518 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 2000990518 Country of ref document: EP |