USRE46336E1 - Phase-lock assistant circuitry - Google Patents
Phase-lock assistant circuitry Download PDFInfo
- Publication number
- USRE46336E1 USRE46336E1 US14/120,258 US201414120258A USRE46336E US RE46336 E1 USRE46336 E1 US RE46336E1 US 201414120258 A US201414120258 A US 201414120258A US RE46336 E USRE46336 E US RE46336E
- Authority
- US
- United States
- Prior art keywords
- clock
- phase
- signal
- circuit
- input signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000001514 detection method Methods 0.000 claims abstract 5
- 238000005070 sampling Methods 0.000 claims description 37
- 230000007423 decrease Effects 0.000 claims description 13
- 238000000034 method Methods 0.000 claims description 12
- 230000003247 decreasing effect Effects 0.000 claims description 2
- 239000013256 coordination polymer Substances 0.000 description 23
- 230000000630 rising effect Effects 0.000 description 21
- 101100328957 Caenorhabditis elegans clk-1 gene Proteins 0.000 description 13
- 238000010586 diagram Methods 0.000 description 12
- 101100113692 Caenorhabditis elegans clk-2 gene Proteins 0.000 description 8
- 102100025908 5-oxoprolinase Human genes 0.000 description 7
- 101000720962 Homo sapiens 5-oxoprolinase Proteins 0.000 description 7
- 230000007704 transition Effects 0.000 description 6
- 208000034530 PLAA-associated neurodevelopmental disease Diseases 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000011084 recovery Methods 0.000 description 2
- -1 Clk_3 Proteins 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/087—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using at least two phase detectors or a frequency and phase detector in the loop
Definitions
- the present disclosure is generally related to phase-lock-loop based clock-data recovery (PLL-based CDR) circuitry, and more specifically to a phase-lock assistant circuit.
- PLL-based CDR phase-lock-loop based clock-data recovery
- the clock-data recovery (CDR) circuitry based on a phase-lock loop (PLL) usually includes two loops.
- a first loop brings the frequency of the voltage-controlled oscillator (VCO) (e.g., the CDR frequency) closer to the frequency of the input data (e.g., the input frequency) while a second loop locks the phase of the VCO into that of the input data.
- VCO voltage-controlled oscillator
- SSC spread spectrum clock
- FIG. 1 is a diagram of an illustrative circuit, in accordance with some embodiments.
- FIG. 2 is a graph of a waveform illustrating how a set of three phase clocks and a data signal are used in determining the relative timing relationship between the clock and the data signal in FIG. 1 , in accordance with some embodiments.
- FIG. 3 is a graph of waveforms illustrating how the relative timing relationship of the clock and the data signal in FIG. 1 is determined using multiple clock signals, in accordance with some embodiments.
- FIG. 4 is a flowchart illustrating how signals are generated to adjust the frequency of the output of the voltage-controlled oscillator in FIG. 1 , in accordance with some embodiments.
- FIG. 5 is a diagram of a detailed circuit of the phase detector of FIG. 1 , in accordance with some embodiments.
- FIGS. 6A-6D show truth tables illustrating an operation of the circuit in FIG. 5 , in accordance with some embodiments.
- FIG. 7 is a detailed block diagram of the phase lock assistant of FIG. 1 , in accordance with some embodiments.
- FIG. 8 is a detailed block diagram of the circuit UPDOWN 01 of FIG. 7 , in accordance with some embodiments.
- FIG. 9 is a detailed circuit of circuit BB of FIG. 8 , in accordance with some embodiments.
- FIGS. 10A-10C show truth tables illustrating an operation of the circuit in FIG. 8 , in accordance with some embodiments.
- FIG. 11 is a detailed circuit of the circuit UPDOWN in FIG. 7 , in accordance with some embodiments.
- FIGS. 12A-12D show truth tables illustrating an operation of the circuit in FIG. 11 , in accordance with some embodiments.
- Some embodiments have one or a combination of the following features and/or advantages. Some embodiments include a phase-lock assistant circuit that aligns the input data and the VCO output to improve the phase lock between the input data and the VCO output. Some embodiments are used in applications with a SSC input and/or where there is a deviation between the frequency of the input data and the reference clock, but the input and the VCO output are also locked.
- FIG. 1 is a diagram of an exemplary CDR circuit 100 that uses some embodiments.
- CDR circuit 100 generates a clock (e.g., signal) OVCO based on the input data IN.
- a first signal e.g., a clock
- a second signal e.g., data
- the clock is earlier than the data if a relevant edge (e.g., the rising edge) of the clock is before a relevant edge of the data.
- signal OVCO generates eight phase clocks corresponding to eight phases, including phase 0° (e.g., Clk_0), phase 45° (e.g., Clk_45), phase 90° (e.g., Clk_90), phase 135° (e.g., Clk_135), phase 180° (e.g., Clk_180), phase 225° (e.g., Clk_225), phase 270° (e.g., Clk_270), and phase 315° (e.g., Clk_315).
- phase 0° e.g., Clk_0
- phase 45° e.g., Clk_45
- phase 90° e.g., Clk_90
- phase 135° e.g., Clk_1305
- phase 180° e.g., Clk_180
- phase 225° e.g., Clk_225
- phase 270° e.g., Clk_270
- phase 315°
- Clocks Clk_0, Clk_45, Clk_90, Clk_135, Clk_180, Clk —225, Clk_270 and Clk_315 run at the same frequency but at different phases (e.g., different times).
- clocks Clk_0, Clk_45, Clk_90, Clk_135, Clk_180, Clk_225, Clk_270 and Clk_315 are in an order of being early to being late. For example, clock Clk_0 transitions earlier than clock Clk_45, clock Clk_45 transitions earlier than clock Clk_90, clock Clk_90 transitions earlier than clock Clk_135, etc.
- Phase frequency detector PFD enables outputfrequency FVCODBN of circuit DBN to be substantially close to (e.g., the same as) the frequency of the reference clock REFCLK (e.g., frequency FREFCLK). For example, if clock OVCO is faster than clock REFCLK (e.g., frequency FVCODBN is higher than frequency FREFCLK), then phase frequency detector PFD generates a “down” signal OPFD for charge pump PFD CP to drive low pass filter LPF to decrease frequency FVCO of oscillator VCO and thus frequency FVCODBN.
- REFCLK e.g., frequency FREFCLK
- phase frequency detector PFD If clock OVCO is slower than clock REFCLK (e.g., frequency FVCODBN is lower than frequency FREFCLK), phase frequency detector PFD generates an “up” signal OPFD for charge pump PFD CP to drive low pass filter LPF to increase frequency FVCO and thus frequency FVCODBN.
- Phase detector PD enables the phase of input data IN (e.g., PHIN) to be close to (e.g., the same as) the 90° phase of clock OVCO (i.e., the relevant data edge DE of input data IN to be close to (e.g., aligned with) the rising edge of clock Clk_90). If clock OVCO is earlier than input data IN, phase detector PD generates a “down” signal OPD for charge pump PD CP to drive low pass filter LPF to decrease frequency FVCO. But if clock OVCO is later than input data IN, phase detector PD generates an “up” signal OPD for charge pump PD CP to drive low pass filter LPF to increase frequency FVCO. Decreasing or increasing frequency FVCO respectively decreases or increases the frequency of clock Clk_90, enabling the data edge DE to be aligned with the rising edge of clock Clk_90 (e.g., phase locking input data IN to clock Clk_90).
- phase detector PD enables the phase of input
- phase lock assistant PLA improves the phase lock, e.g., enables data edge DE to be (substantially) aligned with the rising edge of clock Clk_90. For example, If clock Clk_90 is earlier than input data IN, phase lock assistant PLA generates a “down” signal OPLA for charge pump PLA CP to drive low pass filter LPF to decrease frequency FVCO to slow down clock OVCO or clock Clk_90, and thus improves the phase lock.
- phase lock assistant PLA generates an “up” signal OPLA for charge pump PLA CP to drive low pass filter LPF to increase frequency FVCO to speed up clock OVCO or clock Clk_90, and thus improve the phase lock.
- the charge pumps PLA CP, PFD CP, and PD CP function with the phase lock assistant PLA, phase frequency detector PFD, and phase detector PD, respectively.
- FIG. 1 shows three charge pumps PLA CP, PFD CP, and PD CP in accordance with some embodiments, but, in accordance with some further embodiments, one charge pump (e.g., a charge pump CP) is used by all three phase lock assistant PLA, phase frequency detector PFD, and phase detector PD.
- a multiplexer is used to select and thus provides one of the outputs OPLA, OPFD, and OPD of the respective phase lock assistant PLA, phase frequency detector PFD, and phase detector PD to charge pump CP.
- Signal OCP enables low pass filter LPF to generate signal OLPF to increase/decrease frequency FOVCO.
- Lock detector LD compares signal REFCLK and OVCO and generates a signal OLD to control phase lock assistant PLA, phase frequency detector PFD, and phase detector PD. In some embodiments, if frequency FVCODBN is locked to frequency FREFCLK, lock detector LD generates a “locked” signal OLD to turn off phase frequency detector PFD and turn on simultaneously phase lock assistant PLA and phase detector PD. But if frequency FVCODBN is not locked to frequency FREFCLK, lock detector LD generates a “not locked” signal OLD turn on phase frequency detector PFD and turn off simultaneously phase lock assistant PLA and phase detector PD.
- frequency FVCODBN is locked to the frequency of input data IN (e.g., frequency FIN), and phase PHIN is aligned with (e.g., locked to) clock Clk_90 (e.g., the data edge DE is aligned with the rising edge of clock Clk_90).
- phase PHIN is locked to clock Clk_90, input data IN is latched by clock OVCO having sufficient setup and hold time for clock OVCO.
- FIG. 2 is a diagram of waveform 200 illustrating an operation of phase detector PD, in accordance with some embodiments.
- Phase detector PD samples input data IN by the rising edge of clock OVCO at three phases 0°, 90°, and 180° represented by three respective clocks Clk_0, Clk_90, and Clk_180.
- the sampling result e.g., RSMP90
- clock Clk_90 sampling input data IN is the same as the sampling result RSMP0 of clock Clk_0 sampling input data IN
- clock OVCO is earlier than input data IN
- the sampling result RSMP90 is the same as the sampling result RSM180 of clock Clk_180 sampling input data IN then clock OVCO is later than input data IN.
- the sampling result RSMP0 is a logical “0” (e.g., a low logic level, a Low).
- the sampling result RSMP180 a logical “1” (e.g., a high logic level, a High).
- the sampling result RSMP90 is High, i.e., the same as the sampling result RSMP180, then clock OVCO is later than input data IN.
- the sampling result RSMP90 is Low, i.e., the same as the sampling result RSMP0, then clock OVCO is earlier than input data IN.
- FIG. 3 is a graph of waveforms illustrating the timing relationship (e.g., how late/early) between clock OVCO and input data IN based on different phase clocks of clock OVCO, in accordance with some embodiments.
- input data IN is phase locked to the 90° phase of signal OVCO.
- the data edge DE is aligned to the rising edge of clock Clk_90, but so that the phase detector PD operating in the areas neighboring the rising edge of clock Clk_90 (e.g., regions I and II) is not disturbed, the phase lock assistant PLA is configured to operate in regions III and IV (e.g., the signal comparisons are performed in regions III and IV). Even though the comparison regions are shifted from regions I and II to regions III and IV, the comparison results indicating the timing relationship between clocks OVCO and input data IN are the same as if the comparisons are performed in the regions I and II.
- the line “Clk_0 to data” showing regions late_a and early_a indicates whether clock OVCO is late or early with respect to input data IN using the rising edge of clock Clk_0 as a reference.
- the regions late_a and early_a are determined using clocks Clk_0, Clk_90 and Clk_180 sampling input data IN as illustrated in FIG. 2 .
- clock Clk_180 is not shown.
- data edge DE is between times t 1 and t 3 , t 5 and t 7 , and t 9 and t 11 , clock OVCO is later than input data IN. If, however, data edge DE is between times t 3 and t 5 , t 7 and t 9 , clock OVCO is earlier than input data IN.
- the line “Clk_45 to data” showing regions late_b and early_b indicates whether clock OVCO is late or early with respect to input data IN using the rising edge of clock Clk_45 as a reference.
- the regions late_b and early_b are determined using clocks Clk_45, Clk_135 and Clk_225 sampling input data IN as illustrated in FIG. 2 wherein clocks Clk_45, Clk_135 and Clk_225 correspond to clocks Clk_0, Clk_90 and Clk_180, respectively.
- clock Clk_225 is not shown.
- data edge DE is between times t 2 and t 4 , t 6 and 18 , and t 10 and t 12 , clock OVCO is later than input data IN. If the data edge DE, however, is between times t 4 and t 6 , t 8 and t 10 , clock OVCO is earlier than input data IN.
- a combination of the regions late_a, early_a, late_b, and early_b are used to determine the timing relationship (e.g., late/early) between clock OVCO and input data IN and the moving direction of input data IN with respect to clock OVCO.
- FIG. 4 is a flowchart 400 illustrating how signals (e.g., signals UP and DN) are generated to increase/decrease the frequency of clock OVCO, in accordance with some embodiments.
- regions I, II, III, IV, V correspond to the regions between times t 2 and t 3 , t 3 and t 4 , t 4 , and t 5 , t 5 and t 6 , and t 6 and t 7 , respectively.
- regions I, II, III, IV, and V correspond to the regions late_a and late_b, early_a and late_b, early_a and early_b, late_a and early_b, and late_a and late_b, respectively.
- condition 1 if condition 1 is true, that is, if input data IN is in region V (e.g., late_a and late_b) in clock cycle n ⁇ 1 and in region IV (e.g., late_a and early_b) in clock cycle n, then input data IN is moving from the right to the left passing time t 6 , which indicates that clock OVCO is later than input data IN.
- phase lock assistance PLA in step 407 generates a logical “1” for the “UP” signal ( FIG. 7 ) of signal OPLA so that charge pump PLA CP generates a corresponding signal OCP to increase frequency FVCO making clock OVCO faster.
- step 410 if condition 2 is true, that is, if input data IN is in region III (e.g., early_a and early_b) in cycle n ⁇ 1 and in region II (e.g., early_a and late_b) in cycle n, then input data IN is moving from the right to the left passing time t 2 , which indicates that clock OVCO has been aligned (e.g., phase locked) with data IN.
- phase lock assistant PLA in step 412 generates a logical “0” for the UP signal so that charge pump PLA CP generates a corresponding signal OCP to not increase frequency FVCO. Clock OVCO and input data IN are now aligned (e.g., phase locked).
- the method 400 loops through steps 405 , 407 , and 430 many times before proceeding to step 410 then step 412 .
- initially clock OVCO is later than input data IN, and it takes many clock cycles for input data IN to transition through regions IV and III before reaching region II or for PLA to increase frequency FVCO many times before data edge DE is aligned with the rising edge of clock Clk_90.
- step 415 if none of the condition 1 or condition 2 is true, and if condition 3 is true, that is, if input data IN is in region II (e.g., ealry_a and late_b) in clock cycle n ⁇ 1 and in region III (e.g., early_a and early_b) in clock cycle n, then input data IN is moving from the left to the right passing time t 2 , which indicates that clock OVCO is earlier than input data IN.
- phase lock assistance PLA in step 417 generates a logical “1” for the “DN” signal ( FIG. 7 ) of signal OPLA so that charge pump PLA CP generates a corresponding signal OCP to decrease frequency FVCO making clock OVCO slower.
- Method 400 then flows to step 430 where the clock proceeds to the next cycle.
- step 420 if condition 4 is true, that is, if input data IN is in region IV (e.g., late_a and early_b) in cycle n ⁇ 1 and in region V (e.g., late_a and late_b) in cycle n, then input data IN is moving from the left to the right passing time t 6 , which indicates that clock OVCO has been aligned with input data IN.
- phase lock assistant PLA in step 412 generates a logical “0” for the DN signal so that charge pump PLA CP generates a corresponding signal OCP to not decrease frequency FOVCO. Clock OVCO and data IN are now aligned (e.g., phase locked).
- the method 400 loops through steps 415 , 417 , and 430 many times before proceeding to step 420 then step 422 .
- initially clock OVCO is earlier than input data IN, and it takes many clock cycles for input data IN to transition through regions III and IV before reaching region V or for PLA to decrease frequency FOVCO many times before data edge DE is aligned with the rising edge of clock Clk_90.
- FIG. 5 is a detailed schematic diagram 500 of phase detector PD (e.g., PD 500 ) in accordance with some embodiments.
- Flip-flops FF, Exclusive-OR gates XO and AND gates AD are means for PD 500 to use clocks Clk_1, Clk_2, and Clk_3 to sample data Data and generates signals Late and Early as illustrated in FIG. 2 .
- Clocks Clk_2 and Clk_3 are 180° and 90° out of phase with clock Clk_1, respectively. If the sampling result of clock Clk_3 is the same as the sampling result of clock Clk_2, then clock Clk_1 is later than Data, and signal Late is generated (e.g., high).
- clock Clk_1 is earlier than Data and signal Early is generated “true.” If signal Early is true, then charge pump PD CP generates an “dn” signal OCP for low pass filter LPF to decrease frequency FVCO, but if signal Late is true, then charge pump PD CP generates a “up” signal OCP for low pass filter to increase frequency FVCO.
- PD 500 is also used in phase lock assistant PLA ( FIG. 7 ). Consequently, clocks Clk_1, Clk_2, and Clk_3 correspond to clocks Clk_0, Clk_180, and Clk_90, data Data correspond to input data IN and signals Late and Early correspond to the respective regions late_a, early_a in FIG. 3 . As a result, signals (e.g., signals late_A and early_A) are generated corresponding to the regions late_a and early_a, respectively, based on the results of clocks Clk_0, Clk_90, and Clk_180 sampling input data IN.
- signals e.g., signals late_A and early_A
- clocks Clk_1, Clk_2, and Clk_3 correspond to clocks Clk_45, Clk_225, and Clk_13
- data Data correspond to input data IN
- signals Late and Early correspond to the respective regions late_b, early_b in FIG. 3 .
- signals e.g., signals late_B and early_B
- signals are generated corresponding to the regions late_b and early_b, respectively, based on the results of clocks Clk_45, Clk_135, and Clk_225 sampling input data IN.
- PD 500 based on signals Q_ 1 and Q_ 2 , also generates signal Toggle for use in FIG. 7 below.
- FIGS. 6A-6D show truth tables 600 A-D illustrating an operation of PD 500 of FIG. 5 in accordance with some embodiments.
- Truth tables 600 A-C illustrate the operation of the respective outputs Q_ 1 , Q_ 2 , and Q_ 3 having data Data and the respective clocks Clk_1, Clk_2, and Clk_3 as inputs.
- the respective outputs Q_ 1 , Q_ 2 , and Q_ 3 follow the input Data at the rising edge of the respective clocks Clk_1, Clk_2, and Clk_3, and are unchanged otherwise.
- Truth table 600 D shows the operation of signals Late and Early having signals Q_ 1 , Q_ 2 , and Q_ 3 and Clk_1 as inputs. Signals Late, Early, and Toggle are unchanged when clock Clk_1 is at a constant level Low or High, and are at a logic level Low or High at the rising edge of clock Clk_1 as shown in the table.
- FIG. 7 is a block diagram 700 of phase lock assistant PLA (e.g., PLA 700 ) in accordance with some embodiments.
- phase detector PD 1 and PD 2 are implemented using PD 500 .
- Phase detector PD 1 uses clocks Clk_0, Clk_90, and Clk_180 to sample input data IN and generate signals early_A and late_A corresponding to the regions early_a and late_a as illustrated in FIGS. 2 and 5 .
- Phase detector PD 2 uses clocks Clk_45, Clk_135, and Clk_225 to sample input data IN and generate signals early_B and late_B corresponding to the regions early_b and late_b as illustrated in FIGS. 2 and 5 .
- phase detector PD 1 generates signal Toggle_a to activate circuit UPDOWN and thus signals UP and DN when input data IN is transitioning (e.g., from a low to a high or from a high to a low).
- Circuit UPDOWN 01 receives input signals early_A, late_A, early_B, late_B, and clock Clk_0 as inputs and generates outputs Up_ 1 , Up_ 0 , Dn_ 1 , and D_ 0 .
- circuit UPDOWN 01 includes combinatorial logic circuitry.
- circuit UPDOWN 01 is a state machine.
- Circuit UPDOWN receives input signals Up_ 1 , Up_ 0 , Dn_ 1 , Dn_ 0 , and Toggle_a, and generates signal UP and DN.
- FIG. 8 is a block diagram 800 illustrating a detailed diagram of circuit UPDOWN 01 in FIG. 7 , in accordance with some embodiments.
- Circuits B 1 , B 2 , B 3 , and B 4 generate signals Up_ 1 , Dn_ 1 , Up_ 0 , and Dn_ 0 , respectively.
- Each circuit B 1 , B 2 , B 3 , and B 4 is implemented from a circuit “BB” (shown in FIG. 9 below) having the same input terminals A, B, C, D, and clock, and generating an output Q.
- circuits B 1 , B 2 , B 3 , and B 4 function in the same way except that they each receive different inputs at their input terminals and generate different outputs at respective output terminals Q.
- circuit B 1 receives inputs Late_A, Late_B, Late_A, and Early_B at the respective terminals A, B, C, and D, and generates signal Up_ 1 .
- Circuit B 2 receives inputs Early_A, Late_B, Early_A, and Late_B at the respective terminals A, B, C, and D, and generates signal Dn_ 1 at the respective output terminal Q, etc.
- each circuit B 1 , B 2 , B 3 , and B 4 is a state machine.
- FIG. 9 is a detailed diagram 900 illustrating an implementation of a circuit BB of FIG. 8 , in accordance with some embodiments.
- Nodes A_FF and B_FF are the internal outputs of circuit 900 (e.g., the outputs of the respective flip flops FF).
- Circuit 900 receives inputs A, B, C, and D and clock Clk_0, and, using flip-flops FF and a four-input AND gate AD 4 , generates an output Q.
- FIGS. 10A-10C show the truth tables 1000 A, 1000 B, and 1000 C illustrating an operation of circuit BB in FIG. 9 , in accordance with some embodiments.
- output A_FF depends on input signal A and clock Clk_0.
- output A_FF follows input A (e.g., output A_FF is High if input A is High, and output A_FF is Low if input A is Low).
- clock Clk_0 is at a constant level (e.g., Low or High)
- output A_FF is unchanged.
- output B_FF depends on input signal B and clock Clk_0.
- output B_FF follows input B (e.g., output A_FF is High if input A is High, and output B_FF is Low if input A is Low).
- clock Clk_0 is at a constant level (e.g., Low or High)
- output A_FF is unchanged.
- output Q depends on signals A_FF, B_FF, C, and D. Output Q is High when all signals A_FF, B_FF, C, and D are high. Otherwise, output Q is low.
- FIG. 11 is a detailed diagram 1100 of circuit UPDOWN in FIG. 7 (e.g., circuit 1100 ), in accordance with some embodiments.
- Signal UP is generated based on signals Up_ 0 and Up_ 1 passing through OR gate ORUP and AND gate ANDUP and flip-flops FFUP.
- signal DN is generated based on signals Dn_ 0 and Dn_ 1 passing through OR gate ORDN and AND gate ANDDN and flip-flops FFDN.
- Signals UP and DN are activated when signal Toggle_a is activated (e.g., high, when input data IN is transitioning).
- FIGS. 12A-12D show truth tables 1200 A, 1200 B, 1200 C, and 1200 D illustrating an operation of circuit 1100 in accordance with some embodiments.
- signal UP_int depends on signals Up_ 0 , Up_ 1 , and clock Clk_0.
- Signal UP_int is unchanged when clock Clk_0 is at a constant level (e.g., Low or High) or both signals Up_ 0 and Up_ 1 are Low.
- clock Clk_0 At the rising edge of clock Clk_0 signal UP_int is Low when signal Up_ 0 is High, and signal UP_int is High when signals UP_ 0 and UP_ 1 are Low and High, respectively.
- signal UP depends on signals UP_int, Toggle, and Clk_0. Signal UP is unchanged when clock Clk_0 is at a constant level High or Low. At the rising edge of clock Clk_0, signal UP is High when both signals UP_int and Toggle are High, and is Low otherwise.
- signal DN_int depends on signals Up_ 0 , Up_ 1 , and clock Clk_0. Signal DN_int is unchanged when clock Clk_0 is at a constant level Low or High, or both signals Dn_ 0 and Dn_ 1 are Low. At the rising edge of clock Clk_0 signal DN_int is Low when signal Dn_ 0 is High, and signal DN_int is High when signals DN_ 0 and DN_ 1 are Low and High, respectively.
- signal DN depends on signals DN_int, Toggle, and Clk_0. Signal DN is unchanged when clock Clk_0 is at a constant level High or Low. At the rising edge of clock Clk_0, signal DN is High when both signals DN_int and Toggle are High, and is Low otherwise.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
Claims (22)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/120,258 USRE46336E1 (en) | 2010-07-13 | 2014-05-14 | Phase-lock assistant circuitry |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/835,130 US8179162B2 (en) | 2010-07-13 | 2010-07-13 | Phase-lock assistant circuitry |
US14/120,258 USRE46336E1 (en) | 2010-07-13 | 2014-05-14 | Phase-lock assistant circuitry |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/835,130 Reissue US8179162B2 (en) | 2010-07-13 | 2010-07-13 | Phase-lock assistant circuitry |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE46336E1 true USRE46336E1 (en) | 2017-03-07 |
Family
ID=45466471
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/835,130 Active US8179162B2 (en) | 2010-07-13 | 2010-07-13 | Phase-lock assistant circuitry |
US13/448,878 Active US8354862B2 (en) | 2010-07-13 | 2012-04-17 | Phase-lock assistant circuitry |
US13/718,235 Expired - Fee Related US8575966B2 (en) | 2010-07-13 | 2012-12-18 | Method of operating phase-lock assistant circuitry |
US14/120,258 Expired - Fee Related USRE46336E1 (en) | 2010-07-13 | 2014-05-14 | Phase-lock assistant circuitry |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/835,130 Active US8179162B2 (en) | 2010-07-13 | 2010-07-13 | Phase-lock assistant circuitry |
US13/448,878 Active US8354862B2 (en) | 2010-07-13 | 2012-04-17 | Phase-lock assistant circuitry |
US13/718,235 Expired - Fee Related US8575966B2 (en) | 2010-07-13 | 2012-12-18 | Method of operating phase-lock assistant circuitry |
Country Status (1)
Country | Link |
---|---|
US (4) | US8179162B2 (en) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009278528A (en) * | 2008-05-16 | 2009-11-26 | Elpida Memory Inc | Dll circuit, and semiconductor device |
KR101899084B1 (en) * | 2011-10-20 | 2018-09-18 | 에스케이하이닉스 주식회사 | Semiconductor integrated circuit and method of driving the same |
JP5776657B2 (en) * | 2012-09-18 | 2015-09-09 | 株式会社デンソー | Receiver circuit |
US8860467B2 (en) * | 2013-03-15 | 2014-10-14 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Biased bang-bang phase detector for clock and data recovery |
US9237004B2 (en) * | 2013-09-16 | 2016-01-12 | Himax Technologies Limited | Clock data recovery circuit |
CN109450439B (en) * | 2015-04-23 | 2022-06-07 | 群联电子股份有限公司 | Clock data recovery circuit module, memory storage device and phase locking method |
CN107896107A (en) * | 2017-10-13 | 2018-04-10 | 浙江大学 | A kind of frequency discriminator and the cyclic system of a kind of while locking frequency and phase |
CN119126919A (en) * | 2018-10-24 | 2024-12-13 | 奇跃公司 | Asynchronous ASIC |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6026134A (en) * | 1997-06-19 | 2000-02-15 | Cypress Semiconductor Corp. | Phase locked loop (PLL) with linear parallel sampling phase detector |
US6249159B1 (en) * | 1999-12-30 | 2001-06-19 | Intel Corporation | Frequency control circuit having increased control bandwidth at lower device operating speed |
US6259278B1 (en) * | 1999-06-14 | 2001-07-10 | Realtek Semiconductor Corp. | Phase detector |
US6442225B1 (en) * | 1999-06-14 | 2002-08-27 | Realtek Semiconductor Corporation | Multi-phase-locked loop for data recovery |
US6456128B1 (en) * | 2000-05-11 | 2002-09-24 | Nec Corporation | Oversampling clock recovery circuit |
US7078938B2 (en) * | 2003-07-26 | 2006-07-18 | Samsung Electronics Co., Ltd. | Method of detecting phase difference, phase detector for performing the same and clock-and-data recovering device including the phase detector |
US7136443B2 (en) * | 2001-10-26 | 2006-11-14 | International Business Machines Corporation | Sample selection and data alignment circuit |
US20070001713A1 (en) * | 2005-07-01 | 2007-01-04 | Via Technologies, Inc. | Phase detecting circuit having adjustable gain curve and method thereof |
US7330058B2 (en) * | 2005-07-01 | 2008-02-12 | Via Technologies, Inc. | Clock and data recovery circuit and method thereof |
US7339408B2 (en) * | 2003-12-12 | 2008-03-04 | Micron Technology | Generating multi-phase clock signals using hierarchical delays |
US7492849B2 (en) * | 2005-05-10 | 2009-02-17 | Ftd Solutions Pte., Ltd. | Single-VCO CDR for TMDS data at gigabit rate |
US7492649B2 (en) | 2006-11-09 | 2009-02-17 | Kabushiki Kaisha Toshiba | Systems and methods for improving memory reliability by selectively enabling word line signals |
US7602223B2 (en) * | 2006-11-21 | 2009-10-13 | Samsung Electronics Co., Ltd. | Delay-locked loop circuit and method of generating multiplied clock therefrom |
-
2010
- 2010-07-13 US US12/835,130 patent/US8179162B2/en active Active
-
2012
- 2012-04-17 US US13/448,878 patent/US8354862B2/en active Active
- 2012-12-18 US US13/718,235 patent/US8575966B2/en not_active Expired - Fee Related
-
2014
- 2014-05-14 US US14/120,258 patent/USRE46336E1/en not_active Expired - Fee Related
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6560306B1 (en) * | 1997-06-19 | 2003-05-06 | Cypress Semiconductor Corp. | Phase locked loop (PLL) with linear parallel sampling phase detector |
US6026134A (en) * | 1997-06-19 | 2000-02-15 | Cypress Semiconductor Corp. | Phase locked loop (PLL) with linear parallel sampling phase detector |
US6259278B1 (en) * | 1999-06-14 | 2001-07-10 | Realtek Semiconductor Corp. | Phase detector |
US6442225B1 (en) * | 1999-06-14 | 2002-08-27 | Realtek Semiconductor Corporation | Multi-phase-locked loop for data recovery |
US6249159B1 (en) * | 1999-12-30 | 2001-06-19 | Intel Corporation | Frequency control circuit having increased control bandwidth at lower device operating speed |
US6456128B1 (en) * | 2000-05-11 | 2002-09-24 | Nec Corporation | Oversampling clock recovery circuit |
US7136443B2 (en) * | 2001-10-26 | 2006-11-14 | International Business Machines Corporation | Sample selection and data alignment circuit |
US7078938B2 (en) * | 2003-07-26 | 2006-07-18 | Samsung Electronics Co., Ltd. | Method of detecting phase difference, phase detector for performing the same and clock-and-data recovering device including the phase detector |
US7339408B2 (en) * | 2003-12-12 | 2008-03-04 | Micron Technology | Generating multi-phase clock signals using hierarchical delays |
US7492849B2 (en) * | 2005-05-10 | 2009-02-17 | Ftd Solutions Pte., Ltd. | Single-VCO CDR for TMDS data at gigabit rate |
US20070001713A1 (en) * | 2005-07-01 | 2007-01-04 | Via Technologies, Inc. | Phase detecting circuit having adjustable gain curve and method thereof |
US7330058B2 (en) * | 2005-07-01 | 2008-02-12 | Via Technologies, Inc. | Clock and data recovery circuit and method thereof |
US7492649B2 (en) | 2006-11-09 | 2009-02-17 | Kabushiki Kaisha Toshiba | Systems and methods for improving memory reliability by selectively enabling word line signals |
US7602223B2 (en) * | 2006-11-21 | 2009-10-13 | Samsung Electronics Co., Ltd. | Delay-locked loop circuit and method of generating multiplied clock therefrom |
Non-Patent Citations (1)
Title |
---|
Muthali, Harish S., et al., "A CMOS 10-Gb/s SONET Transceiver", IEEE Journal of Solid-State Circuits, vol. 39, No. 7, Jul. 2004, pp. 1026-1033. |
Also Published As
Publication number | Publication date |
---|---|
US8575966B2 (en) | 2013-11-05 |
US20120200323A1 (en) | 2012-08-09 |
US8354862B2 (en) | 2013-01-15 |
US8179162B2 (en) | 2012-05-15 |
US20120013374A1 (en) | 2012-01-19 |
US20130106475A1 (en) | 2013-05-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE46336E1 (en) | Phase-lock assistant circuitry | |
US6310521B1 (en) | Reference-free clock generation and data recovery PLL | |
US6307413B1 (en) | Reference-free clock generator and data recovery PLL | |
US6683930B1 (en) | Digital phase/frequency detector, and clock generator and data recovery PLL containing the same | |
US6211741B1 (en) | Clock and data recovery PLL based on parallel architecture | |
US6075416A (en) | Method, architecture and circuit for half-rate clock and/or data recovery | |
US7733139B2 (en) | Delay locked loop circuit and method for eliminating jitter and offset therein | |
US8798223B2 (en) | Clock and data recovery unit without an external reference clock | |
US20110228887A1 (en) | Linear phase detector and clock/data recovery circuit thereof | |
US8040156B2 (en) | Lock detection circuit and lock detecting method | |
US6879195B2 (en) | PLL lock detection circuit using edge detection | |
CN110324036B (en) | Clock and data recovery circuit | |
US10530563B2 (en) | Clock synchronization device | |
CN110601694A (en) | Phase-locked loop | |
US8587355B2 (en) | Coarse lock detector and delay-locked loop including the same | |
US9374038B2 (en) | Phase frequency detector circuit | |
US11115033B1 (en) | Speed-up charge pump and phase-locked loop and method for operating the same | |
US11329656B2 (en) | Frequency synthesiser circuits | |
US8059774B2 (en) | Frequency lock detection | |
US8885787B2 (en) | Clock and data recovery using LC voltage controlled oscillator and delay locked loop | |
US20090009224A1 (en) | Multiphase DLL using 3-edge phase detector for wide-range operation | |
US7443251B2 (en) | Digital phase and frequency detector | |
CN107294532B (en) | Deadlock prevention circuitry and method | |
CN102006062B (en) | Phase locked loop with zero phase error | |
US20080246545A1 (en) | Digital phase and frequency detector |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
ZAAA | Notice of allowance and fees due |
Free format text: ORIGINAL CODE: NOA |
|
ZAAB | Notice of allowance mailed |
Free format text: ORIGINAL CODE: MN/=. |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PETITION RELATED TO MAINTENANCE FEES FILED (ORIGINAL EVENT CODE: PMFP); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: SURCHARGE, PETITION TO ACCEPT PYMT AFTER EXP, UNINTENTIONAL (ORIGINAL EVENT CODE: M1558); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
REFU | Refund |
Free format text: REFUND - SURCHARGE, PETITION TO ACCEPT PYMT AFTER EXP, UNINTENTIONAL (ORIGINAL EVENT CODE: R1558); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: REFUND - PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: R1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
PRDP | Patent reinstated due to the acceptance of a late maintenance fee |
Effective date: 20170307 |
|
FEPP | Fee payment procedure |
Free format text: PETITION RELATED TO MAINTENANCE FEES GRANTED (ORIGINAL EVENT CODE: PMFG); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |