USRE44166E1 - Thin film transistor panel for liquid crystal display - Google Patents
Thin film transistor panel for liquid crystal display Download PDFInfo
- Publication number
- USRE44166E1 USRE44166E1 US12/889,001 US88900110A USRE44166E US RE44166 E1 USRE44166 E1 US RE44166E1 US 88900110 A US88900110 A US 88900110A US RE44166 E USRE44166 E US RE44166E
- Authority
- US
- United States
- Prior art keywords
- pixel electrode
- liquid crystal
- electrode
- pixel
- crystal display
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1337—Surface-induced orientation of the liquid crystal molecules, e.g. by alignment layers
- G02F1/133707—Structures for producing distorted electric fields, e.g. bumps, protrusions, recesses, slits in pixel electrodes
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1337—Surface-induced orientation of the liquid crystal molecules, e.g. by alignment layers
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/134309—Electrodes characterised by their geometrical arrangement
- G02F1/134336—Matrix
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136213—Storage capacitors associated with the pixel electrode
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/134309—Electrodes characterised by their geometrical arrangement
- G02F1/134345—Subdivided pixels, e.g. for grey scale or redundancy
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/134309—Electrodes characterised by their geometrical arrangement
- G02F1/134345—Subdivided pixels, e.g. for grey scale or redundancy
- G02F1/134354—Subdivided pixels, e.g. for grey scale or redundancy the sub-pixels being capacitively coupled
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/137—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells characterised by the electro-optical or magneto-optical effect, e.g. field-induced phase transition, orientation effect, guest-host interaction or dynamic scattering
- G02F1/139—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells characterised by the electro-optical or magneto-optical effect, e.g. field-induced phase transition, orientation effect, guest-host interaction or dynamic scattering based on orientation effects in which the liquid crystal remains transparent
- G02F1/1393—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells characterised by the electro-optical or magneto-optical effect, e.g. field-induced phase transition, orientation effect, guest-host interaction or dynamic scattering based on orientation effects in which the liquid crystal remains transparent the birefringence of the liquid crystal being electrically controlled, e.g. ECB-, DAP-, HAN-, PI-LC cells
Definitions
- the present invention relates to a thin film transistor array panel, and in particular, to a thin film transistor array panel for a liquid crystal display.
- a typical liquid crystal display (“LCD”) includes an upper panel provided with a common electrode and an array of color filters, a lower panel provided with a plurality of thin film transistors (“TFTs) and a plurality of pixel electrodes, and a liquid crystal layer is interposed therebetween.
- the pixel electrodes and the common electrode are applied with electric voltages and the voltage difference therebetween causes electric field.
- the variation of the electric field changes the orientations of liquid crystal molecules in the liquid crystal layer and thus the transmittance of light passing through the liquid crystal layer.
- the LCD displays desired images by adjusting the voltage difference between the pixel electrodes and the common electrode.
- the LCD has a major disadvantage of its narrow viewing angle, and several techniques for increasing the viewing angle have been developed. Among these techniques, the provision of a plurality of cutouts or a plurality of projections on the pixel electrodes and the common electrode opposite each other along with the vertical alignment of the liquid crystal molecules with respect to the upper and the lower panels is promising.
- the cutouts provided both at the pixel electrodes and the common electrode give wide viewing angle by generating fringe field to adjust the tilt directions of the liquid crystal molecules.
- the provision of the projections both on the pixel electrode and the common electrode distorts the electric field to adjust the tilt directions of the liquid crystal molecules.
- the fringe field for adjusting the tilt directions of the liquid crystal molecules to form a plurality of domains is also obtained by providing the cutouts at the pixel electrodes on the lower panel and the projections on the common electrode on the upper panel.
- the provision of the cutouts has problems that an additional mask for patterning the common electrode is required, an overcoat is required for preventing the effect of the pigments of the color filters on the liquid crystal material, and severe disclination is generated near the edges of the patterned electrode.
- the provision of the projections also has a problem that the manufacturing method is complicated since it is required an additional process step for forming the projections or a modification of a process step. Moreover, the aperture ratio is reduced due to the projections and the cutouts.
- a thin film transistor array panel which includes: an insulating substrate; a first signal wire formed on the insulating substrate; a second signal wire formed on the insulating substrate and intersecting the first signal wire in an insulating manner; first and second pixel electrodes formed in a pixel area defined by the intersections of the first and the second signal wires and including a plurality of subareas partitioned by cutouts; a direction control electrode formed in the pixel area and including a portion overlapping at least one of the cutouts; and a first thin film transistor connected to the direction control electrode, the first signal wire, and the second signal wire.
- the thin film transistor array panel may further include: a second thin film transistor connected to the first pixel electrode, the first signal wire, and the second signal wire.
- the thin film transistor array panel may further include: a third thin film transistor connected to the first pixel electrode, the first signal wire, and the second signal wire.
- the first signal wire includes first and second signal lines
- the second signal wire includes third and fourth signal lines
- the second thin film transistor is connected to the first signal line, the third signal line, and the first pixel electrode
- the third thin film transistor is connected to the second signal line, the third signal line, and the first pixel electrode
- the first thin film transistor is connected to the second signal line, the fourth signal line, and the direction control electrode.
- the thin film transistor array panel may further include a third signal wire intersecting the second signal wire in an insulating manner.
- the first signal wire includes first and second signal lines
- the second signal wire includes third and fourth signal lines
- the second thin film transistor is connected to the first signal line, the third signal line, and the first pixel electrode
- the third thin film transistor is connected to the second signal line, the third signal line, and the first pixel electrode
- the first thin film transistor is connected to the second signal line, the third signal wire, and the direction control electrode.
- the first signal wire includes first and second signal lines
- the second signal wire includes third and fourth signal lines
- the second thin film transistor is connected to the first signal line, the third signal line, and the first pixel electrode
- the third thin film transistor is connected to the second signal line, the third signal wire, and the first pixel electrode
- the first thin film transistor is connected to the second signal line, the fourth signal line, and the direction control electrode.
- the thin film transistor array panel may further include a coupling electrode connected to the first pixel electrode and overlapping at least one of the cutouts of the second pixel electrode, wherein the direction control electrode includes a portion overlapping one of the cutouts of the first pixel electrode and does not overlap the cutouts of the second pixel electrode.
- the direction control electrode preferably overlaps the cutouts of the first and the second pixel electrodes.
- the cutouts of the second pixel electrode may include a transverse cutout bisecting the second pixel electrode into upper and lower halves and a plurality of first oblique cutouts having inversion symmetry with respect to the transverse cutout, and the cutouts of the first pixel electrode may include a plurality of second oblique cutouts having inversion symmetry with respect to the transverse cutout.
- the first and the second pixel electrodes preferably have inversion symmetry with respect to the transverse cutout.
- the thin film transistor array panel may further include a third signal wire intersecting the second signal wire in an insulating manner and including an electrode disposed between the first pixel electrode and the second pixel electrode.
- FIG. 1 is a layout view of an LCD an embodiment of the present invention
- FIG. 2 is a sectional view of the LCD shown in FIG. 1 taken along the line II-II′;
- FIG. 3 is a sectional view of the LCD shown in FIG. 1 taken along the lines III-III′-III′′;
- FIG. 4 is an equivalent circuit diagram of an LCD shown in FIGS. 1-3 ;
- FIG. 5 is a layout view of an LCD according to another embodiment of the present invention.
- FIG. 6 is a layout view of an LCD according to another embodiment of the present invention.
- FIG. 7 is a sectional view of the LCD shown in FIG. 6 taken along the line VII-VII′;
- FIG. 8 is an equivalent circuit diagram of the LCD shown in FIGS. 6 and 7 ;
- FIGS. 9 and 10 are equivalent circuit diagrams of LCDs according to embodiments of the present invention.
- FIG. 11 is a layout view of an LCD according to another embodiment of the present invention.
- FIG. 12 is an equivalent circuit diagram of the LCD shown in FIG. 11 ;
- FIG. 13 is a layout view of an LCD according to another embodiment of the present invention.
- FIG. 14 is an equivalent circuit diagram of the LCD shown in FIG. 13 ;
- FIGS. 15 and 16 are equivalent circuit diagrams of LCDs according to embodiments of the present invention.
- FIG. 17 is a layout view of an LCD according to another embodiment of the present invention.
- FIG. 18 is an equivalent circuit diagram of the LCD shown in FIG. 11 .
- FIG. 1 is a layout view of an LCD an embodiment of the present invention
- FIG. 2 is a sectional view of the LCD shown in FIG. 1 taken along the line II-II′
- FIG. 3 is a sectional view of the LCD shown in FIG. 1 taken along the lines III-III′-III′′
- FIG. 4 is an equivalent circuit diagram of an LCD shown in FIGS. 1-3 .
- An LCD includes a plurality of gate lines 121 transmitting gate signals, a plurality of data lines 171 transmitting data voltages, and a plurality of pixels connected to the gate lines 121 and the data lines 171 .
- each pixel includes a plurality of capacitors Clca, Clcb, Cdcea, Cdceb and Cst and a transistor.
- the transistor has a gate connected to a gate line 121 , a source connected to a data line 171 , and a drain connected to the capacitors Cdcea, Cdceb and Cst connected in parallel.
- the capacitors Cdcea and Clca are connected in series and the capacitors Cdceb and Clcb are connected in series.
- the capacitors Clca, Clcb and Cst are connected to a predetermined voltage such as the common voltage Vcom.
- the LCD includes a TFT array panel, a color filter array panel facing the TFT array panel and separated by a predetermined gap, and a liquid crystal layer filled in the predetermined gap, as shown in FIGS. 1-3 .
- the TFT array panel includes a plurality of gate lines 121 transmitting scanning signals, a plurality of data lines 171 transmitting data signals as well as a plurality of pairs of storage electrode lines 131 a and 131 b transmitting a predetermined voltage such as the common voltage Vcom.
- the gate lines 121 and the data lines 171 intersect each other to define a plurality of pixel areas.
- Each pixel area is provided with a pair of pixel electrodes (PEs) 190 a and 190 b, a direction control electrode (DCE) 178 , and a DCE TFT connected to one of the gate lines 121 , one of the data lines 171 , and the DCE 178 .
- PEs pixel electrodes
- DCE direction control electrode
- the color filter array panel includes a plurality of color filters 230 and a common electrode 270 supplied with the common voltage Vcom.
- the PEs 190 a and 190 b and the common electrode 270 along with the liquid crystal layer interposed therebetween form a pair of liquid crystal (LC) capacitors indicated by Clca and Clcb shown in FIG. 4 .
- the PEs 190 a and 190 b and the storage electrode lines 131 a and 131 b along with an insulator disposed therebetween form a storage capacitor represented by Cst.
- the DCE 178 and the PEs 190 a and 190 b are capacitively coupled to form a pair of DCE capacitors represented by Cdcea and Cdceb.
- the PEs 190 a and 190 b are floating and supplied with a coupling voltage obtained by the coupling with the DCE 178 .
- the PEs 190 a and 190 b have a plurality of cutouts 191 , 192 a, 192 b, 193 a, 193 b, 194 a, 194 b, 195 a and 195 b overlapping the DCE 178 such that an electric field generated by the DCE 178 goes out through the cutouts 191 , 192 a, 192 b, 193 a, 193 b, 194 a, 194 b, 195 a and 195 b.
- the electric field generated by the DCE 178 pre-tilts liquid crystal molecules in the liquid crystal layer.
- the term “cutout” in this specification includes gaps 191 , 193 a and 193 b between separated portions of the PE 190 a and between the separated PEs 190 a and 190 b if there is no particular mention.)
- the pretilted liquid crystal molecules are rapidly tilted without dispersion upon the application of the electric field generated by the PEs 190 a and 190 b.
- a voltage of the DCE 178 relative to a voltage of the common electrode 270 (referred to as a “DCE voltage” hereinafter) is larger than a voltage of the PEs 190 a and 190 b relative to a voltage of the common electrode 270 (referred to as a “pixel voltages” hereinafter) by a predetermined value.
- the LCD according to an embodiment of the present invention easily satisfies this requirement by applying the coupling voltage to the floating PEs 190 a and 190 b.
- the DCE voltage Vdce is always higher larger than the pixel voltages Va and Vb.
- the capacitances Cdcea, Clca, Cdceb and Clcb are determined to satisfy a relation, Cdcea/(Cdcea+Clca)>Cdceb/(Cdceb+Clcb).
- the capacitances are adjusted by overlapping areas between the PEs 190 a and 190 b and the DCE 178 .
- the TFT array panel is now described in detail.
- a plurality of gate lines 121 are formed on an insulating substrate 110 and a plurality of data lines 171 are formed thereon.
- the gate lines 121 and the data lines 171 are insulated from each other and intersect each other to define a plurality of pixel areas.
- Each pixel area is provided with a pair of PEs 190 a and 190 b, a DCE 178 , and a DCE TFT.
- the DCE TFT for switching voltages to be applied to the DCE 178 has three terminals, a gate electrode 123 c connected to a gate line 121 , a source electrode 173 c connected to a data line 171 , and a drain electrode 175 c connected to the DCE 178 .
- the DCE 178 is applied with a direction-controlling voltage for controlling the pre-tilts of the liquid crystal molecules to generate a direction-controlling electric field between the DCE 178 and the common electrode 270 .
- the DCE 178 is formed in a step for forming the data lines 171 .
- the PEs 190 a and 190 b are floating rather than being connected to the gate lines 121 or the data lines 171 , and they overlap the DCE 178 to be capacitively coupled.
- the layered structure of the TFT array panel will be described in detail.
- a plurality of gate lines 121 and a plurality of pairs of first and second storage electrode lines 131 a and 131 b are formed on an insulating substrate 110 .
- Each gate line 121 extends substantially in a transverse direction and it includes a plurality of pairs of branches forming gate electrodes 123 c and an expanded end portion 125 for signal reception from an external device.
- Each storage electrode line 131 a or 131 b extends substantially in the transverse direction although it has some curves.
- Each pair of storage electrode lines 131 a and 131 b include a plurality of sets of branches forming first fourth storage electrodes 133 a, 133 b, 134 a and 134 a.
- the first and the second storage electrodes 133 a and 133 b are branched from the first and the second storage electrode lines 131 a and 13 b in a longitudinal direction, respectively.
- the third and the fourth storage electrodes 134 a and 134 b are branched from the first and the second storage electrode lines 131 a and 131 b in the longitudinal direction and they are curved to extend in oblique directions.
- the first storage electrode lines 131 a and the second storage electrode lines 131 b have inversion symmetry.
- the gate lines 121 and the storage electrode lines 131 a and 131 b are preferably made of Al, Cr or their alloys, Mo or Mo alloy. If necessary, the gate lines 121 and the storage electrode lines 131 a and 131 b include a first layer preferably made of Cr or Mo alloys having excellent physical and chemical characteristics and a second layer preferably made of Al or Ag alloys having low resistivity.
- a gate insulating layer 140 is formed on the gate lines 121 and the storage electrode lines 131 a and 131 b.
- a semiconductor layer 151 and 154 c preferably made of amorphous silicon is formed on the gate insulating layer 140 .
- the semiconductor layer 151 and 154 c includes a plurality of channel semiconductors 154 c forming channels of TFTs and a plurality of data-line semiconductors 151 located under the data lines 171 .
- An ohmic contact layer 161 , 163 c and 165 c preferably made of silicide or n+ hydrogenated amorphous silicon heavily doped with n type impurity is formed on the semiconductor layer 151 and 154 c.
- a plurality of data lines 171 including a plurality of source electrodes 173 c, a plurality of drain electrodes 175 c, and a plurality of DCEs 178 and 178 a- 178 c are formed on the ohmic contact layer 161 , 163 c and 165 c and the gate insulating layer 140 .
- the data lines 171 extend in the longitudinal direction and intersect the gate lines 121 to define a plurality of pixels.
- the source electrodes 173 c and the drain electrodes 175 c are disposed on respective portions 163 c and 165 c opposite each other.
- Each data line 171 includes an expanded end portion 179 for receiving data voltages from an external device.
- the DCEs 178 and 178 a- 178 c are located in the pixel areas defined by the intersections of the gate lines 121 and the data lines 171 .
- Each DCE 178 and 178 a- 178 c includes a stem 178 having a “V” shape with a chamfered bottom, a plurality of branches 178 d and 178 e having a chevron shape 178 a, 178 b and 178 c.
- the data lines 171 , the drain electrodes 175 c, and the DCEs 178 and 178 a- 178 c are preferably made of Al, Cr or their alloys, Mo or Mo alloy. If necessary, the data lines 171 , the drain electrodes 175 c, and the DCEs 178 and 178 a- 178 c include a first layer preferably made of Cr or Mo alloys having excellent physical and chemical characteristics and a second layer preferably made of Al or Ag alloys having low resistivity.
- a passivation layer 180 preferably made of silicon nitride or organic insulator is formed on the data lines 171 , the drain electrodes 175 c, and the DCEs 178 and 178 a- 178 c.
- the passivation layer 180 and the gate insulating layer 140 are provided with a plurality of contact holes 183 exposing the end portions 125 of the gate lines 121 and a plurality of contact holes 184 exposing the end portions 179 of the data lines 171 .
- a plurality of first and second PEs 190 a and 190 b and a plurality of contact assistants 95 and 97 are formed on the passivation layer 180 .
- the first PE 190 a has a pair of oblique cutouts 192 a and 192 b
- the second PE 190 a has two pairs of oblique cutouts 194 a, 194 b, 195 a and 195 b.
- the oblique cutouts 192 a, 192 b, 194 a, 194 b, 195 a and 195 b have inversion symmetry with respect to an imaginary line bisecting the PEs 190 a and 190 b into upper and lower halves.
- the cutouts 192 a, 192 b, 194 a, 194 b, 195 a and 195 b overlap the DCE 178 and 178 a- 178 c.
- the first and the second PEs 190 a and 190 b also have inversion symmetry with respect to an imaginary line bisecting the PEs 190 a and 190 b into upper and lower halves.
- a linear gap between the first PE 190 a and the second PE 190 b includes a pair of oblique portions 193 a and 193 b and a longitudinal portion disposed between the oblique portions 193 a and 193 b.
- the longitudinal portion is shorter than the oblique portions 193 a and 193 b.
- the second PE 190 b includes two partitions separated from each other by a cutout 191 parallel to the gate lines 121 . Since the partitions of the second PE 190 b have inversion symmetry, they have substantially the same potential although they are separated from each other.
- the contact assistants 95 and 97 are connected to the exposed end portions 125 of the gate lines 121 and the exposed end portions 179 of the data lines 171 through the contact holes 183 and 184 , respectively.
- the PEs 190 and the contact assistants 95 and 97 are preferably formed of IZO or ITO.
- each PE 190 has the plurality of cutouts 191 , 192 a, 192 b, 193 a, 193 b, 194 a, 194 b, 195 a and 195 b and some cutouts 191 , 192 a, 192 b, 194 a and 194 b overlap the DCE 178 and 178 a- 178 c.
- the DCE 178 and 178 a- 178 c and the cutouts 191 , 192 a, 192 b, 194 a and 194 b are aligned such that the DCE 178 and 178 a- 178 c is exposed through the cutouts 191 , 192 a, 192 b, 194 a and 194 b to be seen in front view.
- the cutouts 191 , 192 a, 192 b, 193 a, 193 b, 194 a, 194 b, 195 a and 195 b partition the pixel area into a plurality of subareas, and liquid crystal regions located on the subareas are called domains.
- the domains disposed opposite each other with respect to a cutout have different tilt directions and they are classified into four groups based on the tilt directions.
- the DCEs 178 and 178 a- 178 c include substantially the same layer as the gate lines 121 . Portions of the passivation layer 180 located on the DCEs 178 and 178 a- 178 c may be removed to form a plurality of openings.
- the upper panel will no be described in detail.
- a black matrix 220 for preventing light leakage, a plurality of red, green and blue color filters 230 , and a common electrode 270 preferably made of a transparent conductor such as ITO or IZO are formed on a substrate 210 preferably made of transparent insulating material such glass.
- a plurality of liquid crystal molecules contained in the liquid crystal layer is aligned such that their director is perpendicular to the lower and the upper substrates 110 and 210 in absence of electric field.
- the liquid crystal layer has negative dielectric anisotropy.
- the TFT array panel and the color filter panel are aligned such that the PEs 190 a and 190 b match and overlap the color filters 230 .
- a pixel region is divided into a plurality of domains by the cutouts 191 , 192 a, 192 b, 193 a, 193 b, 194 a, 194 b, 195 a and 195 b.
- the alignment of the liquid crystal layer in each domain is stabilized by the DCE 178 and 178 a- 178 c.
- the lateral visibility is improved by applying different voltages to the two pixel electrodes 190 a and 190 b.
- This embodiment illustrates the liquid crystal layer having negative dielectric anisotropy and homeotropic alignment with respect to the substrates 110 and 210 .
- the liquid crystal layer may have positive dielectric anisotropy and homogeneous alignment with respect to the substrates 110 and 210 .
- a TFT array panel according to another embodiment of the present invention may be manufactured using four photo-etching steps.
- a semiconductor layer may have substantially the same planar shape as data lines, source electrode, drain electrodes, DCEs, and underlying ohmic contacts, which is resulted from the patterning using a single photoresist.
- the domain partitioning is made by the cutouts of the PEs, and the domain stability is reinforced by the DCE and the storage electrode. Therefore, the domain partitioning depends upon the cutout arrangement of the PE, the DCE, and the storage electrodes, and the domain stability is also largely influenced by the arrangement.
- FIG. 5 is a layout view of an LCD according to another embodiment of the present invention.
- an LCD includes a plurality of first and second PEs 190 a and 190 b like the LCD shown in FIG. 2 .
- Each of the second PEs 190 b includes two partitions and a connection connecting the two partitions.
- TFT panel shown in FIG. 6 Other structures of the TFT panel shown in FIG. 6 are similar to those shown in FIGS. 1-3 .
- FIGS. 6-8 An exemplary TFT array panel for an LCD according to another embodiment of the present invention is described in detail with reference to FIGS. 6-8 .
- FIG. 6 is a layout view of an LCD according to another embodiment of the present invention
- FIG. 7 is a sectional view of the LCD shown in FIG. 6 taken along the line VII-VII′
- FIG. 8 is an equivalent circuit diagram of the LCD shown in FIGS. 6 and 7 .
- an LCD also includes a plurality of gate lines 121 , a plurality of data lines 171 , and a plurality of pixels connected to the gate lines 121 and the data lines 171 .
- Each pixel includes a pair of LC capacitors Clca and Clcb, DCE capacitors Cdcea and Cdc, a storage capacitor Cst, a coupling capacitor Cpp, and three TFTs T 1 , T 2 and T 3 .
- the transistor T 1 has a gate connected to a gate line, a source connected to a data line 171 , and a drain connected to the capacitors Clca, Cdcea, Cpp and Cst connected in parallel, while the transistor T 3 has a gate connected to a previous gate line, a source connected to the data line, and a drain connected to the capacitors Cdcea and Cdc connected in parallel.
- the transistor T 2 has a gate connected to the previous gate line, a source connected to a previous data line, and a drain connected to the capacitors Clca, Cdcea, Cpp and Cst.
- the capacitor Clcb is connected between the capacitor Cpp and a predetermined voltage such as the common voltage Vcom, the capacitors Clca and Cdc are connected in common to a predetermined voltage such as the common voltage Vcom, and the capacitor Cst is connected to a predetermined voltage such as the common voltage Vcom.
- the LCD according to this embodiment also includes a TFT array panel, a color filter array panel facing the TFT array panel and separated with a predetermined gap, and a liquid crystal layer filled in the predetermined gap, as shown in FIGS. 6 and 7 .
- the TFT array panel includes a plurality of gate lines 121 transmitting scanning signals, a plurality of data lines 171 transmitting data signals as well as a plurality of pairs of storage electrode lines 131 a and 131 b transmitting a predetermined voltage such as the common voltage Vcom.
- the gate lines 121 and the data lines 171 intersect each other to define a plurality of pixel areas.
- Each pixel area is provided with first and second PEs 190 a and 190 b, a coupling electrode 176 , a DCE 178 , first and second PE TFTs (indicated by the reference numerals T 1 and T 3 in FIG. 8 ) for the PEs 190 a and 190 b, and a DCE TFT (indicated by the reference T 2 in FIG. 8 ) for the DCE 178 .
- the first PE TFT T 1 includes a gate electrode 121 a connected to a gate line 121 , a source electrode 173 ab connected to a data line 171 , and a drain electrode 175 a connected to the first PE 190 a
- the second PE TFT T 3 includes a gate electrode 123 b connected to a previous gate line 121 , a source electrode 173 ab connected to the data line 171 , and a drain electrode 175 b connected to the first PE 190 a
- the DCE TFT T 2 includes a gate electrode 123 c connected to the previous gate line 121 , a source electrode 173 c connected to a previous data line, and a drain electrode 175 c connected to the DCE 178 .
- the color filter array panel includes a plurality of color filters 230 and a common electrode 270 supplied with the common voltage Vcom.
- the first and the second PEs 190 a and 190 b and the common electrode 270 along with the liquid crystal layer interposed therebetween form a pair of liquid crystal (LC) capacitors indicated by Clca and Clcb shown in FIG. 8 .
- the first and the second PEs 190 a and 190 b and the storage electrode lines 131 a and 131 b along with an insulator disposed therebetween form a storage capacitor represented by Cst.
- the DCE 178 and the first PE 190 a are capacitively coupled to form a DCE capacitor represented by Cdcea, and the DCE 178 and the common electrode 270 are capacitively coupled to for a DCE capacitor Cdc.
- the first PE 190 a and the second PE 190 b are capacitively coupled through the coupling capacitor 176 to form a coupling capacitor Cpp.
- the PEs 190 a and 190 b have a plurality of cutouts 191 , 192 a, 192 b, 193 a, 193 b, 194 a, 194 b, 195 a and 195 b overlapping the DCE 178 and the coupling electrode 176 such that electric fields generated by the DCE 178 and the coupling electrode 176 go out through the cutouts 191 , 192 a, 192 b, 193 a, 193 b, 194 a, 194 b, 195 a and 195 b.
- the electric fields generated by the DCE 178 and the coupling electrode 176 pre-tilt liquid crystal molecules in the liquid crystal layer.
- the pretilted liquid crystal molecules are rapidly tilted without dispersion upon the application of the electric field generated by the first and the second PEs 190 a and 190 b.
- the lateral visibility is improved by applying somewhat different voltages to the first and the second PEs 190 a and 190 b.
- the LCD having the above-described structure is subject to a dot inversion.
- a gate-on voltage applied to a previous gate line turns on the transistors T 2 and T 3 such that the DCE 178 is charged with a data voltage having a positive polarity with respect to the common voltage Vcom, while the first PE 190 a is charged with a data voltage having a negative polarity.
- the initial voltage charged in the DCE capacitor Cdcea is equal to the voltage difference between the positive data voltage and the negative data voltage.
- the transistor T 1 When the gate-on voltage is applied to a relevant gate line, the transistor T 1 is turned on to apply a positive data voltage to the first PE 190 a and the transistors T 2 and T 3 are turned off to float the DCE 178 . Accordingly, the voltage Vdce of the DCE 178 increases as the voltage Va of the first PE 190 a increases.
- the DCE voltage Vdce is always higher than the pixel voltage Va of the first PE 190 a by an amount of (Vdce ⁇ Va), thereby obtaining pre-tilt angles of the liquid crystal molecules.
- the pixel voltage Va is higher than the pixel voltage Vb by a predetermined portion.
- FIGS. 9 and 10 are equivalent circuit diagrams of LCDs according to embodiments of the present invention.
- the source of the DCE transistor T 2 is grounded or connected to the common voltage Vcom through such as a storage electrode line.
- the connection is obtained by providing a contact hole penetrating the gate insulating layer 140 and the passivation layer 180 to expose the storage electrode line 131 a or 131 b and a contact hole penetrating the passivation layer 180 to expose the source electrode 173 c and by forming a connection (not shown) for connecting the source electrode 173 c to the storage electrode line 131 a or 131 b.
- the source of the second PE transistor T 2 is grounded or connected to the common voltage Vcom through such as a storage electrode line.
- the connection is obtained by providing a contact hole penetrating the gate insulating layer 140 and the passivation layer 180 to expose the storage electrode line 131 a or 131 b and a contact hole penetrating the passivation layer 180 to expose the source electrode 173 ab of the second PE transistor T 2 and by forming a connection (not shown) for connecting the source electrode 173 ab to the storage electrode line 131 a or 131 b.
- Vdce Vd1+[ ⁇ C3 ⁇ Vd1+(C2+C3)Vd2]/(C2+C3)
- C 1 Clac+Cst+(Cpp ⁇ Clcb)/(Cpp+Clcb)
- C 2 Cdcea
- C 3 Cdc.
- FIG. 11 is a layout view of an LCD according to another embodiment of the present invention
- FIG. 12 is an equivalent circuit diagram of the LCD shown in FIG. 11 .
- the second PE TFT T 3 is omitted.
- the LCDs shown in FIGS. 6-12 include the coupling electrodes 176 for capacitively coupling the first PE 190 a and the second PE 190 b.
- FIG. 13 is a layout view of an LCD according to another embodiment of the present invention
- FIG. 14 is an equivalent circuit diagram of the LCD shown in FIG. 13 .
- the coupling electrode 176 shown in FIGS. 6-12 is omitted and thus there is not coupling capacitor Cpp shown in FIGS. 6-12 .
- the DCE 178 is capacitively coupled with both the first and the second pixel electrodes 190 a and 190 b to form a pair of DCE capacitors Cdcea and Cdceb.
- the capacitors Cdcea, Cdceb and Cdc are connected in parallel to the drain of the DCE TFT T 2 , and the capacitors Clca, Clcb and Cdc are connected in parallel to the common voltage Vcom.
- the capacitors Clca, Cdcea and Cst are connected in parallel to the first PE TFT T 1 and the storage capacitor Cst is connected to a predetermined voltage such as the common voltage Vcom.
- the DCE capacitor Cdceb and the LC capacitor Clcb are connected in series.
- FIGS. 15 and 16 are equivalent circuit diagrams of LCDs according to embodiments of the present invention.
- the source of the DCE transistor T 2 is grounded or connected to the common voltage Vcom through such as a storage electrode line.
- the source of the second PE transistor T 2 is grounded or connected to the common voltage Vcom through such as a storage electrode line.
- Vdce Vd1+[ ⁇ C3 ⁇ Vd1+(C2+C3)Vd2]/(C2+C3)
- C 1 Clac+Cst
- C 2 Cdcea
- C 3 Cdc+(Cdecb ⁇ Clcb)/(Cdceb+Clcb).
- FIG. 17 is a layout view of an LCD according to another embodiment of the present invention
- FIG. 18 is an equivalent circuit diagram of the LCD shown in FIG. 11 .
- the second PE TFT T 3 is omitted.
- the DCE stabilizes the domains and the pair of PEs supplied with different voltages improves the lateral visibility.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Mathematical Physics (AREA)
- Optics & Photonics (AREA)
- Engineering & Computer Science (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Geometry (AREA)
- Liquid Crystal (AREA)
Abstract
Description
Va=Vd×Cdcea/(Cdcea+Clca); and
Vb=Vd×Cdecb/(Cdecb+Clcb).
Cdcea/(Cdcea+Clca)>Cdceb/(Cdceb+Clcb).
Vdce=Vd1+[−C3×Vd1+(C2+C3)Vd2+C2×Vd3]/(C2+C3),
where
C1=Clac+Cst+(Cpp×Clcb)/(Cpp+Clcb),
C2=Cdcea, and
C3=Cdc.
Vb=Va×Cpp/(Cpp+Clcb).
Vdce=Vd1+[−C3×Vd1+C2×Vd3]/(C2+C3),
where C1=Clac+Cst+(Cpp×Clcb)/(Cpp+Clcb), C2=Cdcea, and C3=Cdc.
Vdce=Vd1+[−C3×Vd1+(C2+C3)Vd2]/(C2+C3)
where C1=Clac+Cst+(Cpp×Clcb)/(Cpp+Clcb), C2=Cdcea, and C3=Cdc.
Vdce=(C1+C3)[(2−C3/C2)Vd1+Vd2]/(2C2+C1)
where C1=Clac+Cst+(Cpp×Clcb)/(Cpp+Clcb), C2=Cdcea, and C3=Cdc.
Vdce=Vd1+[−C3×Vd1+(C2+C3)Vd2+C2×Vd3]/(C2+C3),
where
C1=Clac+Cst,
C2=Cdcea, and
C3=Cdc+(Cdecb×Clcb)/(Cdceb+Clcb).
Vb=Vdce×Cdceb/(Cdceb+Clcb)
Vdce=Vd1+[−C3×Vd1+C2×Vd3]/(C2+C3),
where C1=Clac+Cst, C2=Cdcea, and C3=Cdc+(Cdecb×Clcb)/(Cdceb+Clcb).
Vdce=Vd1+[−C3×Vd1+(C2+C3)Vd2]/(C2+C3)
where C1=Clac+Cst, C2=Cdcea, and C3=Cdc+(Cdecb×Clcb)/(Cdceb+Clcb).
Vdce=(C1+C3)[(2−C3/C2)Vd1+Vd2]/(2C2+C1)
where C1=Clac+Cst, C2=Cdcea, and C3=Cdc+(Cdecb×Clcb)/(Cdceb+Clcb).
Claims (32)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/889,001 USRE44166E1 (en) | 2003-01-03 | 2010-09-23 | Thin film transistor panel for liquid crystal display |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020030000266A KR100961941B1 (en) | 2003-01-03 | 2003-01-03 | Thin film transistor array panel for multidomain liquid crystal display |
KR10-2003-0000266 | 2003-01-03 | ||
US10/750,890 US6936845B2 (en) | 2003-01-03 | 2004-01-05 | Thin film transistor panel for liquid crystal display |
US11/188,657 US7427972B2 (en) | 2003-01-03 | 2005-07-26 | Thin film transistor panel for liquid crystal display |
US12/889,001 USRE44166E1 (en) | 2003-01-03 | 2010-09-23 | Thin film transistor panel for liquid crystal display |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/188,657 Reissue US7427972B2 (en) | 2003-01-03 | 2005-07-26 | Thin film transistor panel for liquid crystal display |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE44166E1 true USRE44166E1 (en) | 2013-04-23 |
Family
ID=32709794
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/750,890 Expired - Lifetime US6936845B2 (en) | 2003-01-03 | 2004-01-05 | Thin film transistor panel for liquid crystal display |
US11/188,657 Ceased US7427972B2 (en) | 2003-01-03 | 2005-07-26 | Thin film transistor panel for liquid crystal display |
US12/889,001 Active 2025-04-19 USRE44166E1 (en) | 2003-01-03 | 2010-09-23 | Thin film transistor panel for liquid crystal display |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/750,890 Expired - Lifetime US6936845B2 (en) | 2003-01-03 | 2004-01-05 | Thin film transistor panel for liquid crystal display |
US11/188,657 Ceased US7427972B2 (en) | 2003-01-03 | 2005-07-26 | Thin film transistor panel for liquid crystal display |
Country Status (4)
Country | Link |
---|---|
US (3) | US6936845B2 (en) |
JP (2) | JP4452513B2 (en) |
KR (1) | KR100961941B1 (en) |
TW (1) | TWI354849B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8767159B2 (en) | 2007-05-18 | 2014-07-01 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device |
Families Citing this family (73)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100870005B1 (en) * | 2002-03-07 | 2008-11-21 | 삼성전자주식회사 | Liquid crystal display |
KR100878241B1 (en) * | 2002-09-27 | 2009-01-13 | 삼성전자주식회사 | Thin-film transistor substrate for multidomain liquid crystal display |
KR100961941B1 (en) * | 2003-01-03 | 2010-06-08 | 삼성전자주식회사 | Thin film transistor array panel for multidomain liquid crystal display |
KR100935667B1 (en) * | 2003-03-06 | 2010-01-07 | 삼성전자주식회사 | Liquid crystal display |
KR20040105934A (en) * | 2003-06-10 | 2004-12-17 | 삼성전자주식회사 | Liquid crystal display having multi domain and panel for the same |
KR20050014414A (en) * | 2003-07-31 | 2005-02-07 | 삼성전자주식회사 | Multi-domain liquid crystal display including the same |
US20050078253A1 (en) * | 2003-08-04 | 2005-04-14 | Hee-Seop Kim | Liquid crystal display and thin film transistor array panel therefor |
KR101006436B1 (en) * | 2003-11-18 | 2011-01-06 | 삼성전자주식회사 | Thin Film Transistor Display Panels for Display Devices |
KR101026810B1 (en) * | 2003-12-30 | 2011-04-04 | 삼성전자주식회사 | Multidomain liquid crystal display |
KR101189267B1 (en) | 2004-12-03 | 2012-10-09 | 삼성디스플레이 주식회사 | A thin film transistor array panel and a liquid crystal display |
TWI379113B (en) * | 2004-07-07 | 2012-12-11 | Samsung Display Co Ltd | Array substrate, manufacturing method thereof and display device having the same |
KR101112539B1 (en) | 2004-07-27 | 2012-02-15 | 삼성전자주식회사 | Multi-domain liquid crystal display and display panel used therefor |
KR101061848B1 (en) * | 2004-09-09 | 2011-09-02 | 삼성전자주식회사 | Thin film transistor panel and multi-domain liquid crystal display including the same |
KR101189266B1 (en) * | 2004-09-24 | 2012-10-09 | 삼성디스플레이 주식회사 | Liquid crystal display |
US7782346B2 (en) * | 2004-09-30 | 2010-08-24 | Sharp Kabushiki Kaisha | Liquid crystal display |
KR101112540B1 (en) * | 2004-10-25 | 2012-03-13 | 삼성전자주식회사 | Multi-domain thin film transistor array panel |
TWI338796B (en) * | 2004-10-29 | 2011-03-11 | Chimei Innolux Corp | Multi-domain vertically alignmentliquid crystal display panel |
KR101197044B1 (en) | 2004-12-02 | 2012-11-06 | 삼성디스플레이 주식회사 | Liquid crystal display |
KR101112544B1 (en) | 2004-12-03 | 2012-03-13 | 삼성전자주식회사 | Thin film transistor array panel and method for manufacturing the same |
KR20060067292A (en) * | 2004-12-14 | 2006-06-20 | 삼성전자주식회사 | Thin film transistor display panel and repair method thereof |
KR20060073826A (en) * | 2004-12-24 | 2006-06-29 | 삼성전자주식회사 | Thin film transistor array panel |
TWI399598B (en) | 2004-12-27 | 2013-06-21 | Samsung Display Co Ltd | Liquid crystal display |
KR101240646B1 (en) * | 2005-09-07 | 2013-03-08 | 삼성디스플레이 주식회사 | Liquid crystal display |
KR101133760B1 (en) | 2005-01-17 | 2012-04-09 | 삼성전자주식회사 | Thin film transistor array panel and liquid crystal display including the panel |
JP4658622B2 (en) * | 2005-01-19 | 2011-03-23 | シャープ株式会社 | Substrate for liquid crystal display device and liquid crystal display device |
JP4738000B2 (en) * | 2005-01-19 | 2011-08-03 | シャープ株式会社 | Liquid crystal display |
US7262634B2 (en) * | 2005-01-19 | 2007-08-28 | Altera Corporation | Methods of reducing power in programmable logic devices using low voltage swing for routing signals |
US8049699B2 (en) * | 2005-02-07 | 2011-11-01 | Samsung Electronics Co., Ltd. | Liquid crystal display apparatus having storage electrodes overlapping only some sub-pixels |
KR101240642B1 (en) | 2005-02-11 | 2013-03-08 | 삼성디스플레이 주식회사 | Liquid crystal display |
JP4176818B2 (en) * | 2005-03-15 | 2008-11-05 | シャープ株式会社 | Display device, display device adjustment method, image display monitor, and television receiver |
KR101188601B1 (en) | 2005-04-13 | 2012-10-08 | 삼성디스플레이 주식회사 | Liquid crystal display |
CN1333295C (en) * | 2005-04-14 | 2007-08-22 | 友达光电股份有限公司 | Pixel structure suitable for wide viewing angle liquid crystal display |
KR20060114742A (en) * | 2005-05-02 | 2006-11-08 | 삼성전자주식회사 | LCD and its manufacturing method |
JP4728045B2 (en) * | 2005-05-30 | 2011-07-20 | シャープ株式会社 | Liquid crystal display |
KR101160831B1 (en) | 2005-06-01 | 2012-06-28 | 삼성전자주식회사 | Liquid crystal display |
KR101219039B1 (en) * | 2005-06-14 | 2013-01-07 | 삼성디스플레이 주식회사 | Thin film transistor array panel and liquid display including the same |
KR101230301B1 (en) * | 2005-07-19 | 2013-02-06 | 삼성디스플레이 주식회사 | Liquid crystal display and driving method thereof |
KR101230304B1 (en) * | 2005-09-07 | 2013-02-06 | 삼성디스플레이 주식회사 | Liquid crystal display |
KR101261611B1 (en) * | 2005-09-15 | 2013-05-06 | 삼성디스플레이 주식회사 | Liquid crystal display |
KR101348376B1 (en) * | 2006-06-16 | 2014-01-07 | 삼성디스플레이 주식회사 | Liquid crystal display |
JP4570661B2 (en) * | 2005-09-22 | 2010-10-27 | シャープ株式会社 | Liquid crystal display |
KR20070051045A (en) * | 2005-11-14 | 2007-05-17 | 삼성전자주식회사 | Liquid crystal display |
US7683988B2 (en) * | 2006-05-10 | 2010-03-23 | Au Optronics | Transflective liquid crystal display with gamma harmonization |
KR20080009888A (en) * | 2006-07-25 | 2008-01-30 | 삼성전자주식회사 | Liquid crystal display |
KR20080010159A (en) * | 2006-07-26 | 2008-01-30 | 삼성전자주식회사 | Liquid crystal display |
KR101269005B1 (en) * | 2006-08-29 | 2013-06-04 | 엘지디스플레이 주식회사 | Array substrate of Liquid crystal display device |
TWI444730B (en) * | 2006-12-29 | 2014-07-11 | Innolux Corp | Pixel structure, and liquid crystal display panel and liquid crystal display device using the same |
KR101369883B1 (en) * | 2007-02-26 | 2014-03-25 | 삼성디스플레이 주식회사 | Liquid crystal display |
JP5542297B2 (en) * | 2007-05-17 | 2014-07-09 | 株式会社半導体エネルギー研究所 | Liquid crystal display device, display module, and electronic device |
JP5542296B2 (en) | 2007-05-17 | 2014-07-09 | 株式会社半導体エネルギー研究所 | Liquid crystal display device, display module, and electronic device |
JP5366458B2 (en) * | 2007-07-11 | 2013-12-11 | 株式会社半導体エネルギー研究所 | Active matrix display device and electronic device using the same |
TWI344035B (en) * | 2007-08-02 | 2011-06-21 | Au Optronics Corp | Multi-domain liquid crystal display |
TW200909923A (en) * | 2007-08-30 | 2009-03-01 | Wintek Corp | Multi-domain vertical alignment liquid crystal display panel, pixel array structure and driving methods thereof |
TWI373676B (en) | 2007-09-06 | 2012-10-01 | Au Optronics Corp | Pixel structure and forming method and driving method thereof |
CN100485506C (en) * | 2007-09-29 | 2009-05-06 | 友达光电股份有限公司 | Pixel structure and forming method and driving method thereof |
KR101371604B1 (en) * | 2007-11-26 | 2014-03-06 | 삼성디스플레이 주식회사 | Liquid crystal display |
TWI408647B (en) * | 2008-01-04 | 2013-09-11 | Wintek Corp | Liquid crystal display device and pixel structure thereof |
KR101409985B1 (en) * | 2008-01-31 | 2014-06-20 | 삼성디스플레이 주식회사 | Liquid crystal display |
JP5107421B2 (en) * | 2008-03-31 | 2012-12-26 | シャープ株式会社 | Active matrix substrate, liquid crystal panel, liquid crystal display device, liquid crystal display unit, television receiver |
TWI388909B (en) * | 2008-06-11 | 2013-03-11 | Chimei Innolux Corp | Thin film transistor array substrate and application and manufacturing method thereof |
TWI392910B (en) * | 2008-08-14 | 2013-04-11 | Au Optronics Corp | Dual-image flat display device |
GB2475535A (en) * | 2009-11-23 | 2011-05-25 | Sharp Kk | Display with wire grid polarizer capacitively coupled to driving arrangement |
JP5154592B2 (en) * | 2010-03-05 | 2013-02-27 | シャープ株式会社 | Liquid crystal display |
TWI418883B (en) | 2010-03-17 | 2013-12-11 | Au Optronics Corp | Repair method and active device array substrate |
JP5154597B2 (en) * | 2010-04-16 | 2013-02-27 | シャープ株式会社 | Liquid crystal display |
JP5269253B2 (en) * | 2010-07-09 | 2013-08-21 | シャープ株式会社 | Method for manufacturing thin film transistor substrate |
JP2011048396A (en) * | 2010-12-06 | 2011-03-10 | Sharp Corp | Substrate for display device and display device |
KR101777323B1 (en) | 2011-03-14 | 2017-09-12 | 삼성디스플레이 주식회사 | Liquid crystal display and driving method thereof |
JP4949528B2 (en) * | 2011-04-06 | 2012-06-13 | シャープ株式会社 | Liquid crystal display |
JP5443537B2 (en) * | 2012-04-27 | 2014-03-19 | 株式会社半導体エネルギー研究所 | Liquid crystal display device and electronic device |
KR102389875B1 (en) * | 2015-09-01 | 2022-04-22 | 삼성디스플레이 주식회사 | Liquid crystal display device |
EP3792819A1 (en) | 2019-09-10 | 2021-03-17 | Thales Dis France SA | Method for determining a match between a candidate fingerprint and a reference fingerprint |
EP3792820A1 (en) | 2019-09-10 | 2021-03-17 | Thales Dis France SA | Method for determining a match between a candidate fingerprint and a reference fingerprint |
Citations (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4840460A (en) | 1987-11-13 | 1989-06-20 | Honeywell Inc. | Apparatus and method for providing a gray scale capability in a liquid crystal display unit |
JPH05289108A (en) | 1992-04-15 | 1993-11-05 | Fujitsu Ltd | Liquid crystal display device and manufacturing method thereof |
JPH06102537A (en) | 1992-09-22 | 1994-04-15 | Toshiba Corp | Active matrix type liquid crystal display element |
JPH0713191A (en) | 1993-06-28 | 1995-01-17 | Casio Comput Co Ltd | Active matrix liquid crystal display element |
US5777700A (en) | 1993-07-14 | 1998-07-07 | Nec Corporation | Liquid crystal display with improved viewing angle dependence |
JPH10268349A (en) | 1997-03-26 | 1998-10-09 | Advanced Display:Kk | Liquid crystal display element and liquid crystal display device using the same |
US5822027A (en) | 1996-07-02 | 1998-10-13 | Sharp Kabushiki Kaisha | Liquid crystal display device |
US5844641A (en) * | 1996-10-16 | 1998-12-01 | Hyundai Electronics Industries Co., Ltd. | Liquid crystal display device having storage capacitors and additional opaque electrodes |
US5847781A (en) | 1995-07-25 | 1998-12-08 | Hitachi, Ltd. | Liquid crystal display device comprises a light-blocking layer and a plurality of data lines which have a width that is larger than the width of a semiconductor layer |
US6104450A (en) | 1996-11-07 | 2000-08-15 | Sharp Kabushiki Kaisha | Liquid crystal display device, and methods of manufacturing and driving same |
JP2001188242A (en) | 1999-10-29 | 2001-07-10 | Samsung Electronics Co Ltd | Vertical alignment type liquid crystal display device |
JP2001235752A (en) | 1999-06-25 | 2001-08-31 | Nec Corp | Multi-domain liquid crystal display device |
JP2001290166A (en) | 2000-04-07 | 2001-10-19 | Mitsubishi Electric Corp | Liquid crystal display device |
US20020039164A1 (en) | 2000-11-29 | 2002-04-04 | Song Jang-Kun | Liquid crystal display and substrate thereof |
US6380011B1 (en) | 1998-08-07 | 2002-04-30 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and a method of manufacturing the same |
JP2002258307A (en) | 2001-02-14 | 2002-09-11 | Au Optronics Corp | Thin film transistor liquid crystal display |
TW507094B (en) | 1999-08-24 | 2002-10-21 | Nec Corp | Liquid crystal display device |
US6525788B1 (en) | 1998-10-21 | 2003-02-25 | Advanced Display Inc. | Liquid crystal display device |
US20030053006A1 (en) | 1998-10-21 | 2003-03-20 | Bum-Kee Baek | Thin film transistor array panel |
KR20030030741A (en) | 2001-10-12 | 2003-04-18 | 삼성전자주식회사 | A multi-domain liquid crystal display |
KR20030072859A (en) | 2002-03-07 | 2003-09-19 | 삼성전자주식회사 | Multi-domain liquid crystal display and a thin film transistor substrate of the same |
US6859194B2 (en) | 2001-03-29 | 2005-02-22 | Hitachi, Ltd. | Liquid crystal display apparatus |
US6936845B2 (en) | 2003-01-03 | 2005-08-30 | Samsung Electronics Co., Ltd. | Thin film transistor panel for liquid crystal display |
US7034789B2 (en) | 2002-06-17 | 2006-04-25 | Sharp Kabushiki Kaisha | Liquid crystal display device |
US7113159B2 (en) | 2002-01-30 | 2006-09-26 | Sharp Kabushiki Kaisha | Liquid crystal display device |
US7209203B2 (en) * | 1999-12-09 | 2007-04-24 | Lg.Philips Lcd Co., Ltd. | Thin film transistor liquid crystal display device implementing multi-domains for liquid crystal |
-
2003
- 2003-01-03 KR KR1020030000266A patent/KR100961941B1/en active IP Right Grant
-
2004
- 2004-01-02 TW TW093100058A patent/TWI354849B/en not_active IP Right Cessation
- 2004-01-05 US US10/750,890 patent/US6936845B2/en not_active Expired - Lifetime
- 2004-01-05 JP JP2004000026A patent/JP4452513B2/en not_active Expired - Lifetime
-
2005
- 2005-07-26 US US11/188,657 patent/US7427972B2/en not_active Ceased
-
2009
- 2009-11-17 JP JP2009261896A patent/JP5350191B2/en not_active Expired - Lifetime
-
2010
- 2010-09-23 US US12/889,001 patent/USRE44166E1/en active Active
Patent Citations (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4840460A (en) | 1987-11-13 | 1989-06-20 | Honeywell Inc. | Apparatus and method for providing a gray scale capability in a liquid crystal display unit |
JPH05289108A (en) | 1992-04-15 | 1993-11-05 | Fujitsu Ltd | Liquid crystal display device and manufacturing method thereof |
JPH06102537A (en) | 1992-09-22 | 1994-04-15 | Toshiba Corp | Active matrix type liquid crystal display element |
JPH0713191A (en) | 1993-06-28 | 1995-01-17 | Casio Comput Co Ltd | Active matrix liquid crystal display element |
US5777700A (en) | 1993-07-14 | 1998-07-07 | Nec Corporation | Liquid crystal display with improved viewing angle dependence |
US5847781A (en) | 1995-07-25 | 1998-12-08 | Hitachi, Ltd. | Liquid crystal display device comprises a light-blocking layer and a plurality of data lines which have a width that is larger than the width of a semiconductor layer |
KR100271454B1 (en) | 1996-07-02 | 2000-11-15 | 마찌다 가쯔히꼬 | Liquid crystal display |
US5822027A (en) | 1996-07-02 | 1998-10-13 | Sharp Kabushiki Kaisha | Liquid crystal display device |
US5844641A (en) * | 1996-10-16 | 1998-12-01 | Hyundai Electronics Industries Co., Ltd. | Liquid crystal display device having storage capacitors and additional opaque electrodes |
US6104450A (en) | 1996-11-07 | 2000-08-15 | Sharp Kabushiki Kaisha | Liquid crystal display device, and methods of manufacturing and driving same |
JPH10268349A (en) | 1997-03-26 | 1998-10-09 | Advanced Display:Kk | Liquid crystal display element and liquid crystal display device using the same |
US6380011B1 (en) | 1998-08-07 | 2002-04-30 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and a method of manufacturing the same |
US6650379B2 (en) | 1998-10-21 | 2003-11-18 | Samsung Electronics Co., Ltd. | Thin film transistor array panel |
US6525788B1 (en) | 1998-10-21 | 2003-02-25 | Advanced Display Inc. | Liquid crystal display device |
US20030053006A1 (en) | 1998-10-21 | 2003-03-20 | Bum-Kee Baek | Thin film transistor array panel |
JP2001235752A (en) | 1999-06-25 | 2001-08-31 | Nec Corp | Multi-domain liquid crystal display device |
TW507094B (en) | 1999-08-24 | 2002-10-21 | Nec Corp | Liquid crystal display device |
JP2001188242A (en) | 1999-10-29 | 2001-07-10 | Samsung Electronics Co Ltd | Vertical alignment type liquid crystal display device |
US7209203B2 (en) * | 1999-12-09 | 2007-04-24 | Lg.Philips Lcd Co., Ltd. | Thin film transistor liquid crystal display device implementing multi-domains for liquid crystal |
JP2001290166A (en) | 2000-04-07 | 2001-10-19 | Mitsubishi Electric Corp | Liquid crystal display device |
US20020039164A1 (en) | 2000-11-29 | 2002-04-04 | Song Jang-Kun | Liquid crystal display and substrate thereof |
JP2002258307A (en) | 2001-02-14 | 2002-09-11 | Au Optronics Corp | Thin film transistor liquid crystal display |
US6859194B2 (en) | 2001-03-29 | 2005-02-22 | Hitachi, Ltd. | Liquid crystal display apparatus |
US7180490B2 (en) | 2001-03-29 | 2007-02-20 | Hitachi, Ltd. | Liquid crystal display apparatus |
KR20030030741A (en) | 2001-10-12 | 2003-04-18 | 삼성전자주식회사 | A multi-domain liquid crystal display |
US7113159B2 (en) | 2002-01-30 | 2006-09-26 | Sharp Kabushiki Kaisha | Liquid crystal display device |
KR20030072859A (en) | 2002-03-07 | 2003-09-19 | 삼성전자주식회사 | Multi-domain liquid crystal display and a thin film transistor substrate of the same |
US7034789B2 (en) | 2002-06-17 | 2006-04-25 | Sharp Kabushiki Kaisha | Liquid crystal display device |
US6936845B2 (en) | 2003-01-03 | 2005-08-30 | Samsung Electronics Co., Ltd. | Thin film transistor panel for liquid crystal display |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8767159B2 (en) | 2007-05-18 | 2014-07-01 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device |
US9360722B2 (en) | 2007-05-18 | 2016-06-07 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device |
US9645461B2 (en) | 2007-05-18 | 2017-05-09 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device |
US10012880B2 (en) | 2007-05-18 | 2018-07-03 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device |
US11300841B2 (en) | 2007-05-18 | 2022-04-12 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device |
US11940697B2 (en) | 2007-05-18 | 2024-03-26 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device |
Also Published As
Publication number | Publication date |
---|---|
JP2010044419A (en) | 2010-02-25 |
US6936845B2 (en) | 2005-08-30 |
TWI354849B (en) | 2011-12-21 |
US20040135147A1 (en) | 2004-07-15 |
JP4452513B2 (en) | 2010-04-21 |
US20060001604A1 (en) | 2006-01-05 |
US7427972B2 (en) | 2008-09-23 |
KR100961941B1 (en) | 2010-06-08 |
TW200426479A (en) | 2004-12-01 |
KR20040062752A (en) | 2004-07-09 |
JP5350191B2 (en) | 2013-11-27 |
JP2004213011A (en) | 2004-07-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE44166E1 (en) | Thin film transistor panel for liquid crystal display | |
US6995394B2 (en) | Thin film transistor panel liquid crystal display | |
US11048127B2 (en) | Liquid crystal display and panel therefor | |
US6999134B2 (en) | Liquid crystal display and thin film transistor array panel therefor | |
US8305540B2 (en) | Liquid crystal display having subpixels per color pixel | |
US20070182872A1 (en) | Multi-domain liquid crystal display and a thin film transistor substrate of the same | |
US20150138482A1 (en) | Liquid crystal display and panel therefor | |
US20050030460A1 (en) | Liquid crystal display | |
US7619694B2 (en) | Thin film transistor array panel and manufacturing method thereof | |
US8194199B2 (en) | Liquid crystal display device having a ratio of liquid crystal capacitances equal to a ratio of parasitic capacitances | |
US20050078253A1 (en) | Liquid crystal display and thin film transistor array panel therefor | |
US8724066B2 (en) | Liquid crystal display | |
US6917410B2 (en) | Vertically aligned mode liquid crystal display | |
US7345730B2 (en) | Liquid crystal display and thin film transistor array panel therefor comprising bent data lines | |
KR100984364B1 (en) | Thin film transistor array panel and liquid crystal display including the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG DISPLAY CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SAMSUNG ELECTRONICS CO., LTD.;REEL/FRAME:029151/0055 Effective date: 20120904 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
CC | Certificate of correction | ||
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |