USRE40995E1 - Multi-element resistive memory - Google Patents
Multi-element resistive memory Download PDFInfo
- Publication number
- USRE40995E1 USRE40995E1 US11/905,752 US90575207A USRE40995E US RE40995 E1 USRE40995 E1 US RE40995E1 US 90575207 A US90575207 A US 90575207A US RE40995 E USRE40995 E US RE40995E
- Authority
- US
- United States
- Prior art keywords
- memory
- read
- write
- conductors
- conductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime, expires
Links
- 230000015654 memory Effects 0.000 title claims abstract description 176
- 239000004020 conductor Substances 0.000 claims abstract description 154
- 238000000034 method Methods 0.000 claims abstract description 13
- 230000005055 memory storage Effects 0.000 claims description 26
- 238000012545 processing Methods 0.000 claims description 15
- 230000009977 dual effect Effects 0.000 claims description 13
- 239000000758 substrate Substances 0.000 claims description 10
- 239000004065 semiconductor Substances 0.000 claims description 8
- 238000004519 manufacturing process Methods 0.000 claims description 6
- 230000004044 response Effects 0.000 claims description 2
- 230000003213 activating effect Effects 0.000 claims 3
- 238000002955 isolation Methods 0.000 claims 3
- 230000008878 coupling Effects 0.000 claims 2
- 238000010168 coupling process Methods 0.000 claims 2
- 238000005859 coupling reaction Methods 0.000 claims 2
- 238000013500 data storage Methods 0.000 claims 2
- 239000011810 insulating material Substances 0.000 description 10
- 239000000463 material Substances 0.000 description 7
- 238000005516 engineering process Methods 0.000 description 6
- 230000002093 peripheral effect Effects 0.000 description 6
- 230000008901 benefit Effects 0.000 description 4
- 230000005415 magnetization Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 229920005591 polysilicon Polymers 0.000 description 3
- 230000008859 change Effects 0.000 description 2
- 241000699670 Mus sp. Species 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 230000002301 combined effect Effects 0.000 description 1
- 238000012217 deletion Methods 0.000 description 1
- 230000037430 deletion Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000005381 magnetic domain Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
Images
Classifications
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
- G11C11/15—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B61/00—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
- H10B61/20—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having three or more electrodes, e.g. transistors
- H10B61/22—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having three or more electrodes, e.g. transistors of the field-effect transistor [FET] type
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/10—Phase change RAM [PCRAM, PRAM] devices
Definitions
- the present invention relates to the field of resistive memory, two examples of which are a Magnetic Random Access Memory (MRAM) and a Programmable Conductive Random Access Memory (PCRAM). More particularly, it relates to a transistor-switched resistive memory architecture.
- MRAM Magnetic Random Access Memory
- PCRAM Programmable Conductive Random Access Memory
- Resistive memory integrated circuits represent data using an electrical resistance of a resistive memory element.
- One group of resistive memory technologies is Magnetic Random Access Memory (MRAM) technology.
- MRAM Magnetic Random Access Memory
- PCRAM Programmable Conductive Random Access Memory
- MRAM technology operates by sensing the electrical resistance of a magneto-resistive memory element, where the resistance depends on a magnetization state of the memory element.
- the resistive memory element When the resistive memory element is magnetized with a field oriented in a first direction, it represents a first stored logical state. When the element is magnetized with a field oriented in a second direction, it represents a second, different, logical state.
- the orientation of the magnetic field of the memory cell is altered by passing electrical currents through one or more conductors disposed in proximity to the magneto-resistive memory element.
- Magnetic Tunnel Junction (MTJ) devices As magneto-resistive memory elements.
- the resistance of an MJT device depends on the level of quantum tunneling that occurs across a thin dielectric film interposed between two magnetic electrical conductors.
- One of the magnetic electrical conductors is referred to as a “pinned layer” and has a relatively high magnetic coercivity.
- the pinned layer has a magnetic field direction fixed in a first orientation.
- the other magnetic electrical conductor is referred to as a “sense layer” (or “programmed layer”).
- the magnetic coercivity of the sense layer is low, as compared with that of the pinned layer, and the sense layer is subject to magnetization and re-magnetization to change the orientation of its magnetic field direction through during operation of the MRAM device.
- the electrical resistance of the device When the sense layer is magnetized to have a magnetic field direction parallel to that of the pinned layer (the “easy” direction), the electrical resistance of the device has a first value. When the sense layer is magnetized to have a magnetic field direction anti-parallel to that of the pinned layer (the “hard” direction), the electrical resistance of the device has a second value.
- the two values of electrical resistance are used to represent two binary values, and thus store a binary digit (bit) of data. Toggling the sense layer magnetization between the easy and hard directions represents toggling between bit states.
- a typical MRAM device includes many memory elements along with bit and word lines and addressing and driving circuitry. Some MRAM devices include access transistors adapted to disconnect each memory cell from the word and/or bit lines except when the particular memory cell is being read. This architecture produces reliable and fast data access at the expense of reduced storage density. In an alternative “crosspoint” architecture, MRAM memory elements are directly connected between word and bit lines, without access transistors. This approach increases data density at the expense of relatively more difficult data state sensing operations and consequently slower data access.
- Embodiments of the invention provide a resistive memory device with both high access speed and high storage density.
- the embodiments include physically layered resistive memory elements and respective controlled access transistors.
- the invention includes access transistors in a NOR-structured architecture, with each transistor coupled to a plurality of layered resistive memory devices.
- the inclusion of an access transistor in each memory cell allows fast read operations with relatively simple read circuitry. Because the MRAM storage elements are layered, one upon another, high storage density is achieved.
- Embodiments of the invention also include a plurality of multi-bit MRAM cells disposed in an array.
- Each MRAM cell includes at least one access transistor.
- the access transistor is a field effect transistor with a source coupled to a device ground and a gate coupled to a word-line.
- Each access transistor has a drain mutually coupled to respective pinned layers of at least first and second MRAM resistive elements.
- Each resistive element includes, in addition to a pinned layer, a sense layer and an insulating layer.
- the sense and pinned layers of the first and second resistive elements of each cell are disposed in substantially parallel spaced relation to one another, and the two resistive elements are stacked such that the two resistive elements are disposed one above another and above the access transistor of the cell.
- the sense layer of each resistive element is coupled to a read/write conductor of the array.
- the resulting arrangement includes resistive storage elements disposed in two or more two-dimensional layers to form a three-dimensional array of resistive storage elements.
- Embodiments of the invention also include a plurality of switching devices (transistors) disposed in a two-dimensional array of transistors such that the two-dimensional array of transistors is disposed along a face of the three-dimensional array of resistive storage elements. Each transistor is coupled to, and controls, the resistive elements disposed above it in the three-dimensional array.
- the transistors such as wired-NOR transistors, are formed according to conventional FLASH-memory technology. This presents the advantage of employing previously developed equipment and procedures which may consequently be available at reduced cost.
- PCRAM memory elements are employed in place of the MRAM resistance elements described above.
- the memory element includes a resistance variable or capacitance variable material, such as a chalcogenic material, disposed between two electrodes. An electrical potential impressed across the two electrodes can cause the resistance variable or capacitance variable material to change state in a detectable fashion. For example, the resistance or capacitance between the electrodes may be varied.
- a resistance variable or capacitance variable material such as a chalcogenic material
- FIG. 1A shows a sectional side view of an MRAM cell according to one embodiment of the invention
- FIG. 1B shows a sectional side view of an MRAM cell according to one embodiment of the invention, including grounding through a grounded well;
- FIG. 2 shows an MRAM memory storage element including five layers of material
- FIG. 3A shows a dual transistor structure
- FIG. 3B shows a FLASH memory architecture
- FIGS. 4A and 4B are illustrations showing top views of a portion of an MRAM cell according to different embodiments of the invention.
- FIG. 5 shows a spatial relationship between memory cells according to one embodiment of the invention
- FIG. 6 shows, in electrical schematic form, an MRAM cell according to one aspect of the invention
- FIG. 7 shows a portion of an MRAM device illustrating electrical currents according to one aspect of the invention
- FIG. 8 shows a portion of an MRAM device according to one aspect of the invention.
- FIG. 9 shows a portion of an MRAM device according to one aspect of the invention.
- FIG. 10 shows a block diagram of a digital system incorporating an MRAM memory device according to one aspect of the invention.
- FIG. 1A shows an embodiment of a resistive memory cell 10 e.g., an MRAM cell, according to one embodiment of the invention.
- the cell 10 includes an upper memory portion 120 and a lower memory portion 160 .
- Each memory portion 120 , 160 has a conventional MRAM storage element 100 , 200 .
- the exemplary MRAM storage elements 100 , 200 each include five layers of material in a stacked arrangement.
- the layers include a seed layer 102 , pinning layer 104 , pinned layer 106 , dielectric layer 108 , and a sense layer 110 .
- the pinned layer 106 exhibits a magnetic field in an orientation that is permanently set during manufacturing.
- Other layers and arrangements may be used for MRAM storage elements 100 , 200 , or for other types of resistive memory.
- the first MRAM storage element 100 is coupled at an upper surface to a first read/write conductor 126 and at a lower surface to a first read conductor 128 .
- the first read/right read/write conductor 126 has a longitudinal axis 127 in the vicinity of the MRAM storage element 100 .
- the first read conductor 128 also has a longitudinal axis 129 .
- longitudinal axis 127 in the vicinity of MRAM storage element 100 is disposed substantially parallel to longitudinal axis 129 .
- a first insulating layer 130 is disposed below the first read conductor 128 and electrically separates the read conductor 128 from a first write conductor 132 .
- the second MRAM storage element 200 is coupled at an upper surface to a second read/write conductor 226 and at a lower surface to a second read conductor 228 .
- the second read/right read/write conductor 226 has a longitudinal axis 227 in the vicinity of the MRAM storage element 100 .
- the second read conductor 228 also has a longitudinal axis 229 .
- Longitudinal axis 227 in the vicinity of MRAM storage element 200 is also disposed substantially parallel to longitudinal axis 229 .
- a second insulating layer 230 is disposed below the speed read conductor 228 and separates it from a second write conductor 232 .
- Insulating material 154 is disposed around the upper portion 120 of the MRAM cell 10 .
- insulating material 254 is disposed around the lower portion 160 of the MRAM cell 10 .
- the insulating materials 154 , 254 may be a single material and may form a single body about both the upper 120 and lower 160 portions of the MRAM cell 10 , or may be formed as a plurality of layers of insulating material.
- a via 152 passes through the insulating materials 154 , 254 between the first read controller 128 and second read conductor 228 .
- An electrical conductor 150 within the via 152 electrically couples the first 128 and the second 228 read conductors.
- Electric currents passed through the first read/write conductor 126 and first write conductor 132 can program the first MRAM storage element 100 .
- electric currents passed through the second read/write conductor 226 and second write conductor 232 can program the second MRAM storage element 200 .
- the first and second MRAM storage elements 100 , 200 can thus be independently programmed.
- the arrangement shown in FIG. 1A also allows the first and second MRAM storage elements 100 , 200 to be independently read by the conductors 126 , 128 for memory element 100 and conductors 226 , 228 for memory element 200 .
- the cell 10 also includes an access transistor 240 that allows MRAM storage elements 100 , 200 to be switchingly electrically connected to a ground.
- Transistor 240 includes a first drain region 252 disposed within the doped well 354 . Also within the doped well 354 is a second source region 258 disposed in spaced relation to the first drain region 252 . The source region 258 may be grounded through, for example, a metallic or polysilicon grounding conductor 259 to a remote source of ground potential 263 . A channel region 264 is defined in the doped well 354 between the drain region 252 and source region 258 . It should be understood that, transistor 240 may be an N-channel transistor or a P-channel transistor with corresponding source/drain conventions. Thus, the invention is not limited to a transistor 240 of a specific type.
- the substrate 255 has an upper surface 266 .
- a layer of gate insulating material 272 is formed over the upper surface 266 above the channel region 264 .
- a gate conductor 276 is formed over insulating layer 272 .
- a landing pad 278 of conductive material e.g., doped polysilicon, is formed in contact with the upper surface 266 of the substrate 255 above the drain region 252 to form an ohmic contact.
- a via 353 passes through insulating material 254 between the landing pad 278 and the second read conductor 228 .
- a conductor 350 within the via 352 electrically couples the second read conductor 228 to the landing pad 278 , and thereby to the drain region 252 . Accordingly, the first read conductor 128 is coupled to the drain region 252 by way of the first conductor 150 , second read conductor 228 , second conductor 350 and landing pad 278 .
- FIG. 1B shows another embodiment of the invention.
- access transistor 240 includes a grounded source region 258 .
- the FIG. 1B embodiment shows the source region 258 connected to the well 354 of doped semiconductor material.
- the doped well 354 is coupled to a source of ground potential 263 and serves as a ground for source region 258 .
- the source region 258 may be coupled to the grounded well 354 by a conductor 261 , such as a metallic or polysilicon conductor, and ohmic contacts.
- FIG. 3A Other access transistor structures may also be employed in place of transistor 240 .
- a dual transistor as shown in FIG. 3A is used.
- the advantage of this arrangement is that it is similar to a dual access transistor arrangement used in some FLASH memory devices. Therefore, the dual transistor arrangement of FIG. 3A may benefit from employing proven process technology.
- the dual transistor has a second source region 256 disposed within the well 354 and coupled through a second channel region 262 to the drain region 252 .
- a second gate 274 overlies the second channel above a second insulating layer 270 .
- Gates 276 and 274 are mutually electrically coupled by a conductor 275 and operate together. Thus both transistors of the dual transistor structure are conductive simultaneously, and the two transistors of the dual transistor structure act in parallel to switchingly ground the read conductors 128 , 228 .
- FIG. 3B shows an arrangement of transistors such as might be used in a FLASH memory device.
- the array includes a plurality of conductors 275 , transistor gates 274 , 276 , and regions 256 , 258 .
- FIG. 4A shows a top view of a portion 120 of an MRAM cell 10 employed in the previously described embodiments of the invention.
- the MRAM cell 10 includes portions of the conductors 126 , 128 , 132 that couple the MRAM storage element 100 to the control and sensing circuitry of the MRAM device.
- the MRAM storage element 100 has a substantially elliptical configuration, as viewed from above.
- Read/write conductor 126 is disposed above the memory element 100 in contact with the sense layer 110 (as detailed in FIGS. 1 and 2 ).
- read conductor 128 is disposed below the storage element 100 in contact with the seed layer 102 (as shown in FIGS. 1 and 2 ).
- a layer of insulating material 130 that separates the read conductor 128 from a write conductor 132 that is disposed below the layer of insulating material 130 . Also shown is the longitudinal axis 127 of the first read/rightread/write conductor 126 substantially parallel to the longitudinal axis 129 of the first read conductor 128 .
- the read/write conductor 126 and the write conductor 132 are illustrated as being disposed in substantially perpendicular spaced relation to one another. In practice, the read/write conductor 126 and the write conductor 132 may be disposed in oblique spaced relation to one another, so as to allow a vector sum of magnetic fields produced about the read/write and write conductors to locally exceed a magnetization coercivity threshold of the sense layer, whereby the sense layer is re-magnetized and programmed.
- FIG. 4A also illustrates a conductor 350 passing through a via 352 .
- the conductor 350 is coupled at a first end to the sense layer of the MRAM storage element 100 through the read conductor 128 .
- the conductor 350 is coupled at a second end to an access transistor 240 .
- the read conductor 128 , magnetic memory element 100 and read/write conductor 126 are surrounded by insulating material 154 .
- FIG. 4B illustrates an embodiment having stacked regionsportions 120 , 160 of for memory cells. As illustrated in FIG. 4B , regionportion 120 is stacked above regionportion 160 .
- RegionPortion 120 includes a single MRAM storage element 100 and is substantially similar to FIG. 4 A.
- regionportion 120 also includes a via 152 filled with a conductor 150 .
- the via 152 and conductor 150 couple the memory cells 120 , 160 elements 100 , 200 of the upper 120 and lower 160 regionsportions.
- the lower regionportion 160 is substantially similar to the upper regionportion 120 , but includes its own read/write conductor 226 and write conductor 232 .
- only one of the cellscell portions 120 , 160 includes the via 352 and conductor 350 which couples to the access transistor 240 .
- only the bottom cell 160 includes via 352 and conductor 350 .
- each regionportion would include a large plurality of memory cells.
- FIG. 5 shows a spatial relationship of memory cells 10 according to the various embodiments described above.
- Control transistors of a plurality of memory cells 10 are disposed in a first two-dimensional layer 241 which extends in a first direction 302 and a second direction 304 .
- This layer includes the access transistors shown, for example, in FIGS. 1 and 3A .
- Also shown are a first layer of memory cell upper portions 120 and a second layer of memory cell lower portions 160 .
- the layers of the upper and lower portions 120 , 160 are stacked in a third direction 306 while each of the first and second memory portion layers extends two-dimensionally in the first and second directions 302 , 304 .
- the layers of upper and lower memory cell portions 120 , 160 form a three-dimensional array of memory cell portions 308 .
- the control transistors 240 may each include a single transistor, a dual transistor, or another switching device. While FIG. 5 shows two layers of memory elements, additional memory element layers may also be provided, with stacked memory elements being connected with the access transistors in the manner illustrated in FIGS. 1 and 3 .
- FIG. 6 shows the MRAM cell 10 described above with respect to FIG. 1A in electrical schematic form.
- the cell 10 includes upper portion 120 , lower portion 160 and access transistor 240 .
- the upper portion 120 includes the first MRAM storage element 100 and first write conductor 132 .
- the lower portion 160 includes the second MRAM storage element 200 and second write conductor 232 .
- the first read/write conductor 126 is coupled to one end of the first MRAM storage element 100
- the second read/write conductor 226 is coupled to a corresponding end of the second MRAM storage element 200 .
- the respective other ends of the MRAM storage elements 100 , 200 are coupled to the drain D of the access transistor 240 .
- a word line conductor 320 is coupled to a gate G of the access transistor 240 .
- the source S of the access transistor 240 is coupled to a source of constant potential such as ground 322 .
- FIG. 7 shows a portion of the MRAM memory device according to one aspect of the invention.
- the MRAM device includes a plurality of memory cells 10 , each having, for example, two resistive memory elements 130 , 230 .
- the resistive memory cells are each coupled to a respective read/write conductor 126 , 226 .
- Each memory cell also includes an access transistor 240 .
- the access transistors are coupled at their gates to respective word line conductors 320 in a nor-structured architecture.
- Also illustrated is a path for a sense current 231 through a selected resistive memory element.
- the sense current 231 flows from the read/write conductor 126 , through the selected memory element and the access transistor 240 to ground 263 .
- One leakage current path 233 is also shown.
- the leakage current path shown 233 traverses a first read/write line 126 , a first resistive memory element 130 , a second resistive memory element 230 , a second read/write line 226 , and a third resistive memory element 230 .
- the resulting sneak path resistance is significantly larger in comparison to the sneak path resistance present in a crosspoint architecture array.
- R is the resistance value for a resistive memory element
- the sneak path resistance according to one embodiment of the invention is equal to ((n+1)/(n ⁇ 1)).
- R/M where n is the number of word lines and M is the number of resistive memory element in a typical cell 10 . This contrasts with the sneak peak resistance which is R/(n ⁇ 1) where n is the number of rows or columns.
- the higher sneak path resistance significantly reduces the difficulty of sensing the resistance state of a sensed memory element.
- FIG. 8 shows a portion of an MRAM memory device 600 with a memory array including a plurality of MRAM cells 10 in accordance with the FIG. 1A embodiment of the invention.
- a plurality of word lines 320 are shown coupled to respective gates 276 of the access transistors 240 of the MRAM cells 10 .
- Read/write conductors 126 , 226 are coupled to the magnetic storage elements 100 , 200 of respective MRAM cells 10 .
- the magnetic storage elements 100 , 200 are switchingly coupled to ground 322 by their respective access transistors 240 .
- Each read/write conductor 126 , 226 is coupled to a respective selection and sensing circuit 380 .
- the selection and sensing circuits 380 switchingly couple the read/write conductors 126 , 226 to sensing circuits that detect a resistive state of the storage elements 100 , 200 and convey the sensed state to an output port or pipeline circuit 382 of the MRAM device 600 .
- Read/write conductors 126 , 226 that are not in use for sensing of a memory element 100 , 200 are switchingly decoupled by the selection and sensing circuits 380 and allowed to float.
- the word lines 320 are coupled to respective outputs of respective line driver circuits 384 .
- the line driver circuits 384 drive the respective gates 276 of access transistors 240 to a voltage that is alternately above or below a threshold voltage.
- Respective inputs of the line driver circuits 384 are electrically coupled to respective outputs of an address decoder circuit 386 .
- the address decoder circuit 386 receives a word selection address at an input 388 and responsively activates the appropriate line driver circuit 384 . Operation of the access transistors 240 is thus controlled according to a word selection address received at the input 388 of the address decoder 386 .
- Each access transistor 240 having a gate coupled to the active word line becomes conductive and electrically connects a respective a pair of MRAM storage elements 100 , 200 to ground.
- Each MRAM storage element 100 , 200 in a selected row 400 of MRAM cells 10 that is associated with the active word line 320 is available to be sensed.
- the selection and sensing circuits 380 are controlled such that a voltage of (or current into) a first read/write conductor (e.g., 226 ) is sensed while a second read/write conductor (e.g., 126 ) is allowed to float. This condition exists for each MRAM cell 10 of the selected row 400 . Each sensed voltage (or current) is reflected by the respective sensing circuit 380 as a logical state and output to the pipeline circuit or output port 382 . During a further read cycle, or portion of a read cycle, the selection and sensing circuits 380 are controlled to sense the second read/write conductor, i.e., 126 , is sensed while 226 is allowed to float.
- FIG. 9 shows the MRAM 600 memory device of FIG. 8 with the addition of write circuitry.
- the selection and sensing circuits 380 are illustrated by column selection transistors 410 , 412 and sensing circuits 414 .
- the gates of the column selection transistors 410 , 412 are controlled by respective enabling lines 418 , 416 . Accordingly, when a respective enabling line 416 is logic low, a plurality of corresponding column selection transistors 412 are conductive, whereby respective read/write conductors 226 are effectively grounded.
- the read/write conductors 126 , 226 are each coupled to an output of a respective write driver circuit 420 .
- Each write driver circuit 420 is, in turn, coupled at a respective input to a read/write (conductor) write address decoder circuit 422 .
- a respective write driver circuit 420 sources a first write current onto the respective read/write conductor (e.g., 226 ).
- a write line write address decoder 450 outputs a signal to one of a plurality of write line drivers 452 .
- the write line write address decoder 450 selects the particular write line driver 452 based on an input received at an address input 460 of the decoder 450 .
- the selected write line driver 452 sources a second write current onto the respective write line (e.g., 232 ).
- the combined effect of the first and second write currents is to generate a localized magnetic field in the vicinity of a particular MRAM storage element 100 and 200 , (e.g., identified as 462 in FIG. 9 for one memory element 200 ).
- the localized magnetic field is sufficient to rotate the respective magnetic domains and consequently reverse the magnetic field of the respective sense layer 110 (as seen in FIG. 2 ) of the MRAM storage element 200 . Accordingly, the logical data state represented by the MRAM storage element 200 is changed.
- the various write drivers 420 , 452 are each adapted to receive a signal controlling the direction of the current output by the respective driver so that either a “1” or a “0” may be written to a particular MRAM storage element 100 , 200 (i.e., the storage element 100 , 200 may be written or erased).
- the respective states of the enabling lines 416 , 418 are restored to a “read mode” state such that transistors 412 become non-conductive and transistors 410 becomes conductive.
- FIG. 10 illustrates an exemplary processing system 900 which may utilize the memory device 600 of the present invention.
- the processing system 900 includes one or more processors 901 coupled to a local bus 904 .
- a memory controller 902 and a primary bus bridge 903 are also coupled the local bus 904 .
- the processing system 900 may include multiple memory controllers 902 and/or multiple primary bus bridges 903 .
- the memory controller 902 and the primary bus bridge 903 may be integrated as a single device 906 .
- the memory controller 902 is also coupled to one or more memory buses 907 .
- Each memory bus accepts memory components 908 which include at least one resistive memory device, e.g., MRAM memory device, 600 of the present invention.
- the memory components 908 may be a memory card or a memory module. Examples of memory modules include single inline memory modules (SIMMs) and dual inline memory modules (DIMMs).
- the memory components 908 may include one or more additional devices 909 .
- the additional device 909 might be a configuration memory, such as a serial presence detect (SPD) memory.
- the memory controller 902 may also be coupled to a cache memory 905 .
- the cache memory 905 may be the only cache memory in the processing system.
- processors 901 may also include cache memories, which may form a cache hierarchy with cache memory 905 .
- the processing system 900 include peripherals or controllers which are bus masters or which support direct memory access (DMA), the memory controller 902 may implement a cache coherency protocol. If the memory controller 902 is coupled to a plurality of memory buses 907 , each memory bus 907 may be operated in parallel, or different address ranges may be mapped to different memory buses 907 .
- DMA direct memory access
- the primary bus bridge 903 is coupled to at least one peripheral bus 910 .
- Various devices such as peripherals or additional bus bridges may be coupled to the peripheral bus 910 . These devices may include a storage controller 911 , a miscellaneous I/O device 914 , a secondary bus bridge 915 communicating with a secondary bus 916 , a multimedia processor 918 , and a legacy device interface 920 .
- the primary bus bridge 903 may also coupled to one or more special purpose high speed ports 922 . In a personal computer, for example, the special purpose port might be the Accelerated Graphics Port (AGP), used to couple a high performance video card to the processing system 900 .
- AGP Accelerated Graphics Port
- the storage controller 911 couples one or more storage device 913 , via a storage bus 912 , to the peripheral bus 910 .
- the storage controller 911 may be a SCSI controller and storage devices 913 may be SCSI discs.
- the I/O device 914 may be any sort of peripheral.
- the I/O device 914 may be a local area network interface, such as an Ethernet card.
- the secondary bus bridge 915 may be used to interface additional devices via another bus to the processing system.
- the secondary bus bridge may be a universal serial port (USB) controller used to couple USB devices 917 to the processing system 900 .
- USB universal serial port
- the multimedia processor 918 may be a sound card, a video capture card, or any other type of media interface, which may also be coupled to one or more additional devices such as speakers 919 .
- the legacy device interface 920 is used to couple at least one legacy device 921 , for example, older style keyboards and mice, to the processing system 900 .
- the processing system 900 illustrated in FIG. 10 is only an exemplary processing system with which the invention may be used. While FIG. 9 illustrates a processing architecture especially suitable for a general purpose computer, such as a personal computer or a workstation, it should be recognized that well known modifications can be made to conFig. the processing system 900 to become more suitable for use in a variety of applications. For example, many electronic devices which require processing may be implemented using a simpler architecture which relies on a CPU 901 coupled to memory components 908 and/or memory devices. The modifications may include, for example, elimination of unnecessary components, addition of specialized devices or circuits, and/or integration of a plurality of devices.
- the principles of the invention may be extended to three or more independently controlled memory elements stacked in the manner of memory elements 100 , 200 .
- the result is a three-dimensional array of memory elements formed of layers of memory elements stacked in first direction.
- Each transistor of a two-dimensional array of transistors controls the memory elements stacked above it in the three-dimensional array.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Nanotechnology (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Mathematical Physics (AREA)
- Theoretical Computer Science (AREA)
- Crystallography & Structural Chemistry (AREA)
- Mram Or Spin Memory Techniques (AREA)
- Hall/Mr Elements (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims (41)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/905,752 USRE40995E1 (en) | 2004-04-13 | 2007-10-03 | Multi-element resistive memory |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/822,785 US7145795B2 (en) | 2004-04-13 | 2004-04-13 | Multi-cell resistive memory array architecture with select transistor |
US11/905,752 USRE40995E1 (en) | 2004-04-13 | 2007-10-03 | Multi-element resistive memory |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/822,785 Reissue US7145795B2 (en) | 2004-04-13 | 2004-04-13 | Multi-cell resistive memory array architecture with select transistor |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE40995E1 true USRE40995E1 (en) | 2009-11-24 |
Family
ID=35060353
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/822,785 Ceased US7145795B2 (en) | 2004-04-13 | 2004-04-13 | Multi-cell resistive memory array architecture with select transistor |
US11/905,752 Expired - Lifetime USRE40995E1 (en) | 2004-04-13 | 2007-10-03 | Multi-element resistive memory |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/822,785 Ceased US7145795B2 (en) | 2004-04-13 | 2004-04-13 | Multi-cell resistive memory array architecture with select transistor |
Country Status (1)
Country | Link |
---|---|
US (2) | US7145795B2 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080013358A1 (en) * | 2004-07-14 | 2008-01-17 | Renesas Technology Corp. | Non-volatile semiconductor memory device |
US20120134200A1 (en) * | 2010-11-29 | 2012-05-31 | Seagate Technology Llc | Magnetic Memory Cell With Multi-Level Cell (MLC) Data Storage Capability |
US20170069835A1 (en) * | 2015-09-09 | 2017-03-09 | Kabushiki Kaisha Toshiba | Method of manufacturing magnetoresistive memory device |
US11164610B1 (en) | 2020-06-05 | 2021-11-02 | Qualcomm Incorporated | Memory device with built-in flexible double redundancy |
US11177010B1 (en) * | 2020-07-13 | 2021-11-16 | Qualcomm Incorporated | Bitcell for data redundancy |
US20220254990A1 (en) * | 2021-02-08 | 2022-08-11 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of fabricating the same |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002230965A (en) * | 2001-01-24 | 2002-08-16 | Internatl Business Mach Corp <Ibm> | Non-volatile memory device |
US6961277B2 (en) * | 2003-07-08 | 2005-11-01 | Micron Technology, Inc. | Method of refreshing a PCRAM memory device |
JP2007115956A (en) * | 2005-10-21 | 2007-05-10 | Toshiba Corp | Semiconductor memory |
EP1961010B1 (en) * | 2005-12-07 | 2013-05-15 | Nxp B.V. | An electronic circuit with a memory matrix |
JP2008091703A (en) * | 2006-10-03 | 2008-04-17 | Toshiba Corp | Semiconductor storage device |
KR100885184B1 (en) * | 2007-01-30 | 2009-02-23 | 삼성전자주식회사 | Memory device having resistance characteristics that can be controlled independently by electric and magnetic fields, and method of operation thereof |
TWI415124B (en) * | 2007-08-09 | 2013-11-11 | Ind Tech Res Inst | Magetic random access memory |
US8223525B2 (en) * | 2009-12-15 | 2012-07-17 | Sandisk 3D Llc | Page register outside array and sense amplifier interface |
US8681529B2 (en) | 2011-11-10 | 2014-03-25 | Micron Technology, Inc. | Apparatuses and operation methods associated with resistive memory cell arrays with separate select lines |
JP5754366B2 (en) * | 2011-12-14 | 2015-07-29 | 富士通株式会社 | Magnetic memory device and reading method thereof |
US9257152B2 (en) | 2012-11-09 | 2016-02-09 | Globalfoundries Inc. | Memory architectures having wiring structures that enable different access patterns in multiple dimensions |
US9383411B2 (en) | 2013-06-26 | 2016-07-05 | International Business Machines Corporation | Three-dimensional processing system having at least one layer with circuitry dedicated to scan testing and system state checkpointing of other system layers |
US9389876B2 (en) | 2013-10-24 | 2016-07-12 | International Business Machines Corporation | Three-dimensional processing system having independent calibration and statistical collection layer |
US9601194B2 (en) | 2014-02-28 | 2017-03-21 | Crossbar, Inc. | NAND array comprising parallel transistor and two-terminal switching device |
JP5985728B1 (en) | 2015-09-15 | 2016-09-06 | 株式会社東芝 | Magnetic memory |
Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020036918A1 (en) * | 2000-09-25 | 2002-03-28 | Mitsubishi Denki Kabushiki Kaisha | Thin film magnetic memory device capable of reducing number of wires and reading data at high speed |
US20020123248A1 (en) | 2001-03-01 | 2002-09-05 | Moore John T. | Methods of metal doping a chalcogenide material |
US20020123170A1 (en) | 2001-03-02 | 2002-09-05 | Moore John T. | PCRAM cell manufacturing |
US20030032254A1 (en) | 2000-12-08 | 2003-02-13 | Gilton Terry L. | Resistance variable device, analog memory device, and programmable memory cell |
US20030045049A1 (en) | 2001-08-29 | 2003-03-06 | Campbell Kristy A. | Method of forming chalcogenide comprising devices |
US20040037152A1 (en) * | 2002-08-22 | 2004-02-26 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile memory device conducting comparison operation |
US20040108561A1 (en) * | 2002-12-10 | 2004-06-10 | Won-Cheol Jeong | Magnetic random access memory (MRAM) devices having nonparallel main and reference magnetic resistors |
US6791859B2 (en) | 2001-11-20 | 2004-09-14 | Micron Technology, Inc. | Complementary bit PCRAM sense amplifier and method of operation |
US6850433B2 (en) | 2002-07-15 | 2005-02-01 | Hewlett-Packard Development Company, Lp. | Magnetic memory device and method |
US6903396B2 (en) | 2002-04-12 | 2005-06-07 | Micron Technology, Inc. | Control of MTJ tunnel area |
US6924520B2 (en) * | 2003-01-18 | 2005-08-02 | Samsung Electronics Co., Ltd. | MRAM including unit cell formed of one transistor and two magnetic tunnel junctions (MTJS) and method for fabricating the same |
US6940748B2 (en) | 2002-05-16 | 2005-09-06 | Micron Technology, Inc. | Stacked 1T-nMTJ MRAM structure |
US20050216244A1 (en) | 2004-03-23 | 2005-09-29 | Nahas Joseph J | Magnetoresistive random access memory simulation |
US20060002186A1 (en) * | 2004-06-30 | 2006-01-05 | Stmicroelectronics, Inc. | Magnetic random access memory element |
US7149100B2 (en) * | 2003-11-04 | 2006-12-12 | Micron Technology, Inc. | Serial transistor-cell array architecture |
US20070041242A1 (en) * | 2005-08-19 | 2007-02-22 | Sony Corporation | Nonvolatile memory cell, storage device and nonvolatile logic circuit |
US7264985B2 (en) * | 2005-08-31 | 2007-09-04 | Freescale Semiconductor, Inc. | Passive elements in MRAM embedded integrated circuits |
-
2004
- 2004-04-13 US US10/822,785 patent/US7145795B2/en not_active Ceased
-
2007
- 2007-10-03 US US11/905,752 patent/USRE40995E1/en not_active Expired - Lifetime
Patent Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020036918A1 (en) * | 2000-09-25 | 2002-03-28 | Mitsubishi Denki Kabushiki Kaisha | Thin film magnetic memory device capable of reducing number of wires and reading data at high speed |
US20030032254A1 (en) | 2000-12-08 | 2003-02-13 | Gilton Terry L. | Resistance variable device, analog memory device, and programmable memory cell |
US20020123248A1 (en) | 2001-03-01 | 2002-09-05 | Moore John T. | Methods of metal doping a chalcogenide material |
US20030001229A1 (en) | 2001-03-01 | 2003-01-02 | Moore John T. | Chalcogenide comprising device |
US20020123170A1 (en) | 2001-03-02 | 2002-09-05 | Moore John T. | PCRAM cell manufacturing |
US20030045049A1 (en) | 2001-08-29 | 2003-03-06 | Campbell Kristy A. | Method of forming chalcogenide comprising devices |
US6791859B2 (en) | 2001-11-20 | 2004-09-14 | Micron Technology, Inc. | Complementary bit PCRAM sense amplifier and method of operation |
US6903396B2 (en) | 2002-04-12 | 2005-06-07 | Micron Technology, Inc. | Control of MTJ tunnel area |
US6940748B2 (en) | 2002-05-16 | 2005-09-06 | Micron Technology, Inc. | Stacked 1T-nMTJ MRAM structure |
US6850433B2 (en) | 2002-07-15 | 2005-02-01 | Hewlett-Packard Development Company, Lp. | Magnetic memory device and method |
US20040037152A1 (en) * | 2002-08-22 | 2004-02-26 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile memory device conducting comparison operation |
US20040108561A1 (en) * | 2002-12-10 | 2004-06-10 | Won-Cheol Jeong | Magnetic random access memory (MRAM) devices having nonparallel main and reference magnetic resistors |
US6924520B2 (en) * | 2003-01-18 | 2005-08-02 | Samsung Electronics Co., Ltd. | MRAM including unit cell formed of one transistor and two magnetic tunnel junctions (MTJS) and method for fabricating the same |
US7149100B2 (en) * | 2003-11-04 | 2006-12-12 | Micron Technology, Inc. | Serial transistor-cell array architecture |
US20050216244A1 (en) | 2004-03-23 | 2005-09-29 | Nahas Joseph J | Magnetoresistive random access memory simulation |
US20060002186A1 (en) * | 2004-06-30 | 2006-01-05 | Stmicroelectronics, Inc. | Magnetic random access memory element |
US20070041242A1 (en) * | 2005-08-19 | 2007-02-22 | Sony Corporation | Nonvolatile memory cell, storage device and nonvolatile logic circuit |
US7264985B2 (en) * | 2005-08-31 | 2007-09-04 | Freescale Semiconductor, Inc. | Passive elements in MRAM embedded integrated circuits |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080013358A1 (en) * | 2004-07-14 | 2008-01-17 | Renesas Technology Corp. | Non-volatile semiconductor memory device |
US20120134200A1 (en) * | 2010-11-29 | 2012-05-31 | Seagate Technology Llc | Magnetic Memory Cell With Multi-Level Cell (MLC) Data Storage Capability |
US20170069835A1 (en) * | 2015-09-09 | 2017-03-09 | Kabushiki Kaisha Toshiba | Method of manufacturing magnetoresistive memory device |
US11164610B1 (en) | 2020-06-05 | 2021-11-02 | Qualcomm Incorporated | Memory device with built-in flexible double redundancy |
US11640835B2 (en) | 2020-06-05 | 2023-05-02 | Qualcomm Incorporated | Memory device with built-in flexible double redundancy |
US11177010B1 (en) * | 2020-07-13 | 2021-11-16 | Qualcomm Incorporated | Bitcell for data redundancy |
US20220254990A1 (en) * | 2021-02-08 | 2022-08-11 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of fabricating the same |
Also Published As
Publication number | Publication date |
---|---|
US7145795B2 (en) | 2006-12-05 |
US20050226035A1 (en) | 2005-10-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE40995E1 (en) | Multi-element resistive memory | |
US7248498B2 (en) | Serial transistor-cell array architecture | |
US8189366B2 (en) | Method and apparatus providing a cross-point memory array using a variable resistance memory cell and capacitance | |
US7042749B2 (en) | Stacked 1T-nmemory cell structure | |
US6757189B2 (en) | Magnetic random access memory with memory cells of different resistances connected in series and parallel | |
EP2308050B1 (en) | Write operation for spin transfer torque magnetoresistive random access memory with reduced bit cell size | |
US6754124B2 (en) | Hybrid MRAM array structure and operation | |
US7978491B2 (en) | Stacked memory cell structure and method of forming such a structure | |
US8861244B2 (en) | Non-volatile memory cell with multiple resistive sense elements sharing a common switching device | |
US7173846B2 (en) | Magnetic RAM and array architecture using a two transistor, one MTJ cell | |
US20100118579A1 (en) | Nand Based Resistive Sense Memory Cell Architecture | |
JP2001217398A (en) | Storage device using ferromagnetic tunnel junction element | |
US20090067216A1 (en) | Resistive memory devices including selected reference memory cells | |
JP2004297049A (en) | Magnetic random access memory | |
EP2630643B1 (en) | Reference cell architectures for small memory array block activation | |
US7064970B2 (en) | Serial transistor-cell array architecture | |
WO2007137055A2 (en) | High density magnetic memory cell layout for spin transfer torque magnetic memories utilizing donut shaped transistors | |
US7505306B2 (en) | Magnetic memory device | |
TWI823232B (en) | Nonvolatile memory device | |
JP4823070B2 (en) | Magnetic memory device and writing method thereof | |
WO2011055420A1 (en) | Semiconductor device | |
JP2010040079A (en) | Nonvolatile semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |