USRE40738E1 - Active matrix electroluminescent display and method of operation - Google Patents
Active matrix electroluminescent display and method of operation Download PDFInfo
- Publication number
- USRE40738E1 USRE40738E1 US08/447,717 US44771795A USRE40738E US RE40738 E1 USRE40738 E1 US RE40738E1 US 44771795 A US44771795 A US 44771795A US RE40738 E USRE40738 E US RE40738E
- Authority
- US
- United States
- Prior art keywords
- transistor
- source
- gate
- electroluminescent cell
- data line
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2007—Display of intermediate tones
- G09G3/2011—Display of intermediate tones by amplitude modulation
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0243—Details of the generation of driving signals
- G09G2310/0259—Details of the generation of driving signals with use of an analog or digital ramp generator in the column driver or in the pixel circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/027—Details of drivers for data electrodes, the drivers handling digital grey scale data, e.g. use of D/A converters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2007—Display of intermediate tones
- G09G3/2018—Display of intermediate tones by time modulation using two or more time intervals
Definitions
- This invention is an active matrix electroluminescent display (AMELD) having an improved light emitting efficiency and methods of operating the AMELD to produce gray scale operation.
- AMELD active matrix electroluminescent display
- Thin film electroluminescent (EL) displays are well known in the art and are used as flat screen displays in a variety of applications.
- a typical display includes a plurality of picture elements (pixels) arranged in rows and columns. Each pixel comprises an EL phosphor active layer between a pair of insulators and a pair of electrodes.
- a known AMELD includes a circuit at each pixel comprising a first transistor having its gate connected to a select line, its source connected to a data line and its drain connected to the gate of a second transistor and through a first capacitor 22 to ground.
- the drain of the second transistor is connected to ground potential, its source is connected through a second capacitor to ground and to one electrode of an EL cell.
- the second electrode of the EL cell is connected to a high voltage alternating current source for excitation of the phosphor.
- This AMELD operates as follows. During a first portion of a frame time (LOAD) all the data lines are sequentially turned ON. During a particular data line ON, the select lines are strobed. On those select lines having a select line voltage, transistor 14 turns on allowing charge from data line 18 to accumulate on the gate of transistor 20 and on capacitor 22 , thereby turning transistor 20 on. At the completion of the LOAD cycle the second transistors of all activated pixels are on. During the second portion of the frame time (ILLUMINATE), the AC high voltage source 28 is turned on. Current flow from the source 28 through the EL cells 26 and the transistor 20 ground in each activated pixels, producing an electroluminescent light output from the activated EL cell.
- LOAD first portion of a frame time
- This AMELD and known variants require a number of components at each pixel and do not have gray scale operation. Thus there is a need for alternative AMELDs having fewer components and gray scale operation.
- the invention is an AMELD comprising a plurality of pixels, each pixel including a first transistor having its gate connected to a select line, its source connected to a data line and its drain connected to the gate of the second transistor; the second transistor having its source connected to the data line and its drain connected to a first electrode of an electroluminescent (EL) cell and the EL cell having its second electrode connected to means for providing alternating voltage between the second electrode of the EL cell and a source of reference potential.
- the invention is also a method for producing gray scale performance by varying the length of time that the EL cell of a given pixel is on during the period of high voltage excitation of the pixel array.
- FIG. 1 is a schematic circuit diagram for a pixel of a prior art AMELD.
- FIG. 2 is a schematic circuit diagram for a pixel of an AMELD of the invention.
- FIG. 2 (a) an another embodiment of the AMELD of FIG. 2 .
- FIG. 3 is a schematic circuit diagram for a pixel of another embodiment of the AMELD of the invention.
- FIG. 4 is schematic circuit diagram for a high voltage alternating current source used in the AMELD of the invention.
- FIG. 5 (a) to (j), is a schematic cross-sectional illustration of steps in a process for forming the active matrix circuitry.
- FIG. 6 is a cross-sectional illustration of the structure of an alternative embodiment of the AMELD of the invention.
- FIG. 7 depicts an illustrative timing relationship of the signals used for gray scale control of the invention.
- FIG. 8 depicts an illustrative timing relationship of the signals used for digital gray scale control of the invention.
- a prior art AMELD 10 includes a plurality of pixels arranged in rows and columns.
- the active matrix circuit at a pixel 12 i.e. the pixel in the Ith row and the Jth column comprises a first transistor 14 having its gate connected to a select line 16 , its source connected to a data line 18 and its drain connected to the gate of a second transistor 20 and through a first capacitor 22 to ground.
- the source of transistor 20 is connected to ground, its drain is connected through a second capacitor 24 to ground and to one electrode of an EL cell 26 .
- the second electrode of the EL cell 26 is connected to a high voltage alternating current source 28 .
- the 60 Hertz (Hz) field period of a frame is subdivided into separate LOAD and ILLUMINATE periods.
- LOAD LOAD
- data is loaded, one at a time, from the data line through transistor 14 allowing charge from data line 18 to accumulate on the gate of transistor 20 and on capacitor 22 , in order to control the conduction of transistor 20 .
- the second transistors of all activated pixels are on.
- the high voltage alternating current source 28 connected to all pixels is turned on. Current flows from the source 28 through the EL cell 26 and the transistor 20 to ground in each activated pixels, producing an electroluminescent light output from the pixel's EL cell.
- an AMELD 40 includes a plurality of pixels arranged in rows and columns.
- the active matrix circuit at a pixel 42 comprises a first transistor 44 having its gate connected to a select line 46 , its source connected to a data line 48 and its drain connected to the gate of a second transistor 50 .
- a capacitor 51 is preferably connected between the gate of the second transistor 50 and the source of reference potential.
- the source of transistor 50 is also connected to the data line 48 and its drain connected to one electrode of an EL cell 54 .
- the second electrode of the EL cell 54 is connected to a bus 58 for a single, resonant, 10 kilohertz (KHz)-AC high-voltage power source, such as that shown in FIG.
- KHz kilohertz
- Each data line of the AMELD 40 is driven by circuitry including an analog-to-digital converter 62 and a low impedance buffer amplifier 64 .
- the active matrix circuit actually comprises only a small fraction of the pixel area, even with pixel densities of up to 400 per/cm.
- An EL call is often shown in series with two capacitors which are the blocking capacitors formed as part of the structure of an EL cell.
- FIG. 2 (a) another embodiment of the AMELD 40 of FIG. 2 includes a capacitor 66 connected between the data line 48 and the gate of the transistor 50 .
- Capacitor 51 is preferably present for analog grey scale operation of the AMELD 40 .
- Capacitor 66 or capacitor 51 is preferably present for binary or digital grey scale operation of the AMELD 40 .
- Images are displayed on the AMELD as a sequence of frames, in either an interlace of progressive scan mode.
- the frame time is sub-divided into separate LOAD periods such as ILLUMINATE periods.
- LOAD periods data is loaded, one at a time, from the data line through transistor 44 in order to control the conduction of transistor 50 .
- all select lines are strobed. On those select lines having a select line voltage, transistor 44 turns on allowing charge from data line 48 to accumulate on the gate of transistor 50 , thereby turning transistor 50 on.
- the second transistors of all activated pixels are on.
- the high voltage AC source 59 connected to all pixels, is turned on. Current flows from the source 59 through the EL cell 54 and the transistor 50 to the data line 48 at each activated pixel, producing an electroluminescence light output from the activated pixel's EL cell.
- the low impedance buffer amplifier 64 holds the voltage on the data line 48 at its nominal value during the ILLUMINATE period.
- the data and select line driver design is straightforward and well known since both data and select lines operate at low (15 V) voltages and low currents of about 0.1 milliampere (0.1 mA). These inexpensive drivers can either be built onto the substrate supporting the AMELD or built externally.
- the data which are capacitively stored on the gate of transistor 50 operate through transistor 50 to control whether the pixel will be white, black, or gray. If, for example, the gate of transistor 50 stores a 5 V level (select @ ⁇ 5 V and data @ 0 V), then transistor 50 will conduct through both the positive and negative transitions of the input voltage at the buss 58 , which effectively grounds Node A. This allows all of the displacement current to flow from the input electrode 58 through the EL cell 54 , which in turn lights up the pixel. If the gate of transistor 50 stores a ⁇ 5 V level (select @ ⁇ 5 V and data @ ⁇ 5 V), then transistor 50 will remain off through all positive transitions of the input voltage at the input buss 58 . Transistor 50 thus behaves like a diode which, in combination with the capacitance associated with the EL cell, will quickly suppress the flow of displacement current through the EL phosphor thereby turning the pixel off.
- Accurate gray scale control of each pixel is readily achieved by varying the voltage on the data line during each of the individual (typically 128) ILLUMINATE sub-period during each field of a frame.
- FIG. 7 depicts an illustrative timing relationship of the signals used for gray scale control including a frame time, a plurality of LOAD and ILLUMINATE periods, a drive current, data signals, a linear ramp control signal and a stepped control signal.
- Another method for providing gray scale control of the AMELD comprises executing, during a frame time, a number of LOAD/ILLUMINATE periods, preferably equal to or less than the number of bits used to define the levels gray.
- a number of LOAD/ILLUMINATE periods preferably equal to or less than the number of bits used to define the levels gray.
- the high voltage source emits one pulse for the LSB, two pulses for the next most significant bit, four pulses for the next most significant bit and so on, up to 128 pulses for the most significant bit; thereby weighting the excitation of the EL cell and its emission corresponding to the significant of the particular bit.
- This procedure is equivalent to dividing a frame into a number of subframes, each of which is then operated in a similar way to the procedure outlined above for no gray scale.
- the second transistor operates as a means for controlling the current through an electroluminescent cell.
- the gate is either on or off during the ILLUMINATE periods but gray scale information is provided by limiting the total energy supplied to the pixel. This is done by varying the length of time this second transistor is on during the ILLUMINATE period or by varying the number of ILLUMINATE pulses emitted during an ILLUMINATE period.
- FIG. 8 depicts an illustrative timing relationship of the signals used for digital gray scale control including a frame time, a plurality of LOAD and ILLUMINATE periods, a drive current, data signal and a stepped control signal.
- An advantage of the AMELD display is that all pixel transistors may operate during all ILLUMINATE cycles. This reduces the total transistor driver scaling requirements to less than one ⁇ A for the AMELD of the invention. Also, the voltage standoff provided by transistor 50 means that the drain of transistor 50 is the only part of this circuit exposed to high voltages. This feature will greatly reduce the cost, improve the yield, and improve the realiability of an AMELD incorporating the principles of the invention.
- an alternative AMELD 60 includes a plurality of pixels arranged in rows and columns.
- the active matrix circuit at a pixel 62 i.e. the pixel in the Ith row and the Jth column comprises a first transistor 64 having its gate connected to a select line 66 , its source connected to a data line 68 and its drain connected to the gate of a second transistor 70 .
- the drain of transistor 70 is also connected to the select line 66 and its drain connected through a first capacitor 72 to one electrode of an EL cell 74 .
- the second electrode of the EL cell 74 is connected through a second capacitor 76 to a high voltage alternating current source 78 .
- a resonant 10 kHz, AC high voltage power source 100 capable of supplying power to the AMELD of the invention includes an input electrode 102 for receiving low voltage power at the desired pulse rate.
- a resistor 104 and an EL cell 106 are connected in series through a switch 108 between the electrode 102 and a node 110 which is all of the nodes A shown in FIG. 2 .
- the EL cell 106 is shown as a variable capacitor because it behaves that way in the operation of the AMELD of the invention as discussed above.
- the input electrode 102 is also connected through an inductor 112 and a switch 114 to a source of reference potential 116 .
- a comparator 118 is connected across the EL cell 106 to the reset input 120 of a set/reset latch 122 .
- Set/reset latch 122 has a set input 124 , an initial charge output 126 , a bootstrap output 128 and an off output 130 .
- the initial charge output 126 when activated, closes switches 108 and 114 .
- the bootstrap output 128 when activated, open switches 108 and 114 and closes switch 132 which is connected across the input electrode 102 , the inductor 112 , the switch 108 and the resistor 104 ; thereby providing a direct connection between the inductor 112 and the input of the EL cell 106 .
- switches 108 and 114 are initially closed, current flows from input electrode through resistor 104 , EL cell 106 and through inductor 112 to reference potential until comparator 118 senses that the preselected voltage on the variable capacitor load 106 has been reached. At this time comparator 118 reaches the latch 122 , opening switches 104 and 114 and closing switch 132 . Inductor 112 then discharges through switch 132 and drives the voltage on the variable capacitor 106 to a fixed multiple of the preselected voltage.
- the values of the resistor 104 and the inductor 112 are chosen to provide a multiplication of the voltage applied to the input electrode 102 .
- the impedance of the resistor and inductor are such that a large fraction of the energy flows to the inductor. Approximately ninety-five percent of the current would flow into the inductor to achieve a voltage multiplication of twenty.
- the AMELD of the invention can be formed using one of several semiconductor processes for the active matrix circuitry.
- the process which I believe will produce the best performance uses crystalline silicon (x-Si) as the material in which the high voltage transistors are formed. This process comprises forming the high voltage transistors, pixel electrodes an peripheral drive logic in/on the x-Si layer, and depositing the phosphors and other elements of the EL cell.
- x-Si crystalline silicon
- x-Si-on-insulator material is formed by first growing a high quality thermal silicon oxide (SiO x ) of the desired thickness on a standard silicon wafer depositing a polycrystalline silicon (poly-Si) layer on the SiO x and capping the poly-Si layer with an SiO x layer.
- the wafer is then heated to near the melting point of Si and a thin movable strip heater is scanned above the surface of the wafer.
- the movable heater melts and recrystallizes the Si layer that is trapped between the oxide layers, producing single crystal Si layer.
- a particular advantage of the x-SOI process is the use of grown SiO x , which can be made as thick as necessary, and much thicker and more dense than ion-implemented SiO x layers.
- the circuitry in/on the x-SOI is formed using a high voltage BiCMOS process for the fabrication of BiCMOS devices, such as transistors and peripheral scanners. Results indicate that high voltage (HV) transistors can be fabricated with breakdown voltages of over 100 V in/on 1 ⁇ m thick x-SOI.
- HV high voltage
- the high voltage BiCMOS process starts with the etching of the N ⁇ conductivity type x-SOI layer 200 , typically about 1 ⁇ m thick, on the dielectric layer 202 into discrete islands 204 a, 204 b and 204 c isolated by oxide 205 , forming both the P- and N-wells using masking and ion implantation steps; first of an N-type dopant, such as arsenic, then of a P-type dopant, such as boron, as shown, to form the N-type wells 204 a and 204 c and the P-type wells 204 b.
- Masks 206 typically formed of SiON, are shown in FIGS.
- the gate 212 of the DMOS transistor extends from the active region over the field oxide, forming a field plate 220 .
- the edge of the gate 212 that is over the active region is used as a diffusion edge for the P ⁇ -channel diffusion 222 while the portion of the gate that is over the field oxide is used to control the electric field in the N ⁇ -type conductivity drift region 224 of the DMOS transistor 214 .
- the N + -channel source/drain regions 226 are formed using arsenic ion implantation.
- the P + -channel source/drain regions 228 are then formed using boron ion implantation.
- the process is completed by depositing a borophosphosilicate glass (BPSG) layer 230 over the structure, flowing the BPSG layer 230 , opening vias 232 down to the Si islands 204 , and interconnecting the devices using aluminum metallization 234 .
- the process has nine mask steps and permits the fabrication of both DMOS and CMOS transistors.
- the N + -P ⁇ junction of the DMOS transistor 214 switches on at low voltage causing the transistor to conduct, while the N ⁇ -N + junction holds off the voltage applied to the EL cell when the DMOS transistor is not conducting.
- the high voltage characteristics of the DMOS transistors depend on several physical dimensions of the device as well as the doping concentrations of both the diffused P-channel and N-well drift region.
- the total channel length for a 300 V transistor is typically about 30 ⁇ m.
- the important physical dimensions are the length of the N-well drift region, typically about 30 ⁇ m, the spacing between the edge of the poly-Si gate in the active region and the edge of the underlying field oxide, typically about 4 ⁇ m, and the amount of overlap, typically about 6 ⁇ m, between the poly-Si gate over the field oxide and the edge of the field oxide.
- the degree of current handling in the DMOS transistor is also a function of some of these parameters as well as a function of the overall size of the transistor.
- the pixel area (and hence the transistors) must be kept as small as possible.
- the conditions that produce high voltage performance also reduce the overall current handling capability of the transistor and therefore require a large transistor area for a given current specification.
- the N-well doping concentration controls the maximum current and breakdown voltage inversely, usually making careful optimization necessary. However, this is much less of a factor in this approach, since the design eliminates the requirement for high current (only 1 ⁇ A/pixel needed).
- the layer thicknesses can be adjusted to provide the required breakdown voltages and isolation levels for the transistors in the AMELD.
- High quality thermal SiO x can be easily grown to the required thickness. This tailoring cannot be obtained easily or economically by other techniques.
- This x-SOI is characterized by high crystal quality and excellent transistors.
- a second advantage of the x-SOI process is the substrate removal process. Owing to the tailoring of the oxide layer beneath the Si layer, the substrate can be removed using lift-off techniques, and the resultant thin layer can be remounted on a variety of substrates such as glass, lexan, or other materials.
- the process for forming the EL cell begins with the formation of the active matrix circuitry.
- the next steps are sequentially depositing the bottom electrode, which is preferably the source or drain metallization of the second transistor in the pixel circuit, the bottom insulating layer, the phosphor layer and the top insulating layer.
- the top insulating layers are then patterned to expose the connection points between the top electrodes and the active matrix, and also to remove material from the areas to which external connections will be made to the driver logic.
- the top transparent electrode typically indium tin oxide, is then deposited and patterned. This step also serves to complete the circuit between the phosphors and the active matrix.
- the process for forming a color phosphor layer comprises depositing and patterning the first phosphor, depositing an etch stop layer, depositing and patterning the second phosphor, depositing a second etch stop layer, and depositing and patterning the third phosphor. This array of patterned phosphors is then coated with the top insulator. Tuenge et al in U.S. Pat. No.
- a multicolor EL display including a blue SrS:CeF 3 or ZnS:Tm phosphor or a group II metal thiogallate doped with cerium, a green ZnS:TbF 3 phosphor and a red phosphor formed from the combination of ZnS:Mn phosphor and a filter.
- the filter is a red polyimide or CdSSe filter, preferably CdS 0.62 Se 0.38 , formed over the red pixels, or alternatively, incorporated on the seal cover plate if a cover is used.
- the red filter transmits the desired red portion of the ZnS:Mn phosphor (yellow) output to produce the desired red color.
- the insulating layers may be Al 2 O 3 , SiO 2 , SiON or BaTa 2 O 6 or the like between about 10 and 80 nanometers (nm) thick.
- the dielectric layers may be Si 3 N 4 or SiON.
- the presence of the insulating oxide layers improves the adhesion of the Si 3 N 4 layers.
- the dielectric layers are formed by sputtering, plasma CVD or the like and the insulating oxide layers by electron beam evaporation, sputtering, CVD or the like.
- the processing temperature for the insulator deposition steps is about 500° C.
- the silicon wafer is exposed to a maximum temperature during processing would be 750° C. which is necessary to anneal the blue phosphor.
- An alternative process to form the AMELD of the invention when a large area display is desired includes forming the transistors in amorphous silicon (a-Si) or poly-Si, although a-Si is preferred because better high voltage devices can presently be fabricated in a-Si as disclosed, for example, by Suzuki et al in the Society For Information Display SID 92 Digest, pages 344-347.
- a-Si amorphous silicon
- poly-Si amorphous silicon
- the process of forming the AMELD is reversed; the EL cell is first formed on a transparent substrate and the transistors are formed on the EL cell.
- an AMELD 300 incorporating a-Si transistors includes a transparent substrate 302 , a transparent electrode 304 , a first insulating layer 306 , an EL phosphor layer 308 patterned as described above, a second insulating layer 310 , a back electrode 312 and an isolation layer 314 .
- the active matrix circuitry is formed on the isolation layer 314 in/on a a-Si island 316 deposited using standard glow discharge in silane techniques and isolated from adjacent islands using standard masking and etching techniques to define the pixels along with the segmentation of the back electrode 312 . It is understood that the pixels can equally well defined by segmenting the transparent electrode 304 .
- the first transistor 318 includes a gate 320 overlying a gate oxide 322 and connected to a select line 324 , a source region 326 connected by a data line bus 328 , a drain region 330 connected by conductor 332 to a gate 334 overlying a gate oxide 336 of a second transistor 338 .
- the second transistor 336 has a source region 340 contacted to the data line bus 328 and a drain region 342 connected by conductor 344 through opening 346 to the back electrode 312 .
- the entire assembly is sealed by depositing a layer of an insulator 348 composed of a material such as BPSG.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Electroluminescent Light Sources (AREA)
Abstract
Description
Claims (21)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/447,717 USRE40738E1 (en) | 1992-06-02 | 1995-05-23 | Active matrix electroluminescent display and method of operation |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/892,464 US5302966A (en) | 1992-06-02 | 1992-06-02 | Active matrix electroluminescent display and method of operation |
US08/447,717 USRE40738E1 (en) | 1992-06-02 | 1995-05-23 | Active matrix electroluminescent display and method of operation |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/892,464 Reissue US5302966A (en) | 1992-06-02 | 1992-06-02 | Active matrix electroluminescent display and method of operation |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE40738E1 true USRE40738E1 (en) | 2009-06-16 |
Family
ID=25399989
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/892,464 Ceased US5302966A (en) | 1992-06-02 | 1992-06-02 | Active matrix electroluminescent display and method of operation |
US08/447,717 Expired - Lifetime USRE40738E1 (en) | 1992-06-02 | 1995-05-23 | Active matrix electroluminescent display and method of operation |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/892,464 Ceased US5302966A (en) | 1992-06-02 | 1992-06-02 | Active matrix electroluminescent display and method of operation |
Country Status (7)
Country | Link |
---|---|
US (2) | US5302966A (en) |
EP (2) | EP0778556B1 (en) |
JP (1) | JP3510248B2 (en) |
KR (1) | KR950701754A (en) |
DE (2) | DE69320956T2 (en) |
FI (1) | FI945548A0 (en) |
WO (1) | WO1993024921A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060273996A1 (en) * | 1997-02-17 | 2006-12-07 | Seiko Epson Corporation | Display apparatus |
US10403187B2 (en) * | 2017-02-24 | 2019-09-03 | Boe Technology Group Co., Ltd. | Gamma voltage debugging method for electroluminescent display device and apparatus thereof |
Families Citing this family (98)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6759680B1 (en) | 1991-10-16 | 2004-07-06 | Semiconductor Energy Laboratory Co., Ltd. | Display device having thin film transistors |
US7253440B1 (en) * | 1991-10-16 | 2007-08-07 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having at least first and second thin film transistors |
US7071910B1 (en) | 1991-10-16 | 2006-07-04 | Semiconductor Energy Laboratory Co., Ltd. | Electrooptical device and method of driving and manufacturing the same |
JP2784615B2 (en) * | 1991-10-16 | 1998-08-06 | 株式会社半導体エネルギー研究所 | Electro-optical display device and driving method thereof |
JPH07140441A (en) * | 1993-06-25 | 1995-06-02 | Hosiden Corp | Method for driving active matrix liquid crystal display element |
JPH0728431A (en) * | 1993-07-13 | 1995-01-31 | Sharp Corp | Transmission circuit and transmission system of display signal for liquid crystal display |
US6747627B1 (en) | 1994-04-22 | 2004-06-08 | Semiconductor Energy Laboratory Co., Ltd. | Redundancy shift register circuit for driver circuit in active matrix type liquid crystal display device |
US5714968A (en) * | 1994-08-09 | 1998-02-03 | Nec Corporation | Current-dependent light-emitting element drive circuit for use in active matrix display device |
US5463279A (en) * | 1994-08-19 | 1995-10-31 | Planar Systems, Inc. | Active matrix electroluminescent cell design |
US5587329A (en) * | 1994-08-24 | 1996-12-24 | David Sarnoff Research Center, Inc. | Method for fabricating a switching transistor having a capacitive network proximate a drift region |
JPH08129360A (en) * | 1994-10-31 | 1996-05-21 | Tdk Corp | Electroluminescence display device |
US5652600A (en) * | 1994-11-17 | 1997-07-29 | Planar Systems, Inc. | Time multiplexed gray scale approach |
US5576726A (en) * | 1994-11-21 | 1996-11-19 | Motorola | Electro-luminescent display device driven by two opposite phase alternating voltages and method therefor |
US6853083B1 (en) | 1995-03-24 | 2005-02-08 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transfer, organic electroluminescence display device and manufacturing method of the same |
US5594305A (en) * | 1995-06-07 | 1997-01-14 | Texas Instruments Incorporated | Power supply for use with switched anode field emission display including energy recovery apparatus |
US5644327A (en) * | 1995-06-07 | 1997-07-01 | David Sarnoff Research Center, Inc. | Tessellated electroluminescent display having a multilayer ceramic substrate |
US5877735A (en) * | 1995-06-23 | 1999-03-02 | Planar Systems, Inc. | Substrate carriers for electroluminescent displays |
US5959598A (en) * | 1995-07-20 | 1999-09-28 | The Regents Of The University Of Colorado | Pixel buffer circuits for implementing improved methods of displaying grey-scale or color images |
US5767623A (en) * | 1995-09-11 | 1998-06-16 | Planar Systems, Inc. | Interconnection between an active matrix electroluminescent display and an electrical cable |
US5793342A (en) * | 1995-10-03 | 1998-08-11 | Planar Systems, Inc. | Resonant mode active matrix TFEL display excitation driver with sinusoidal low power illumination input |
FR2745410B1 (en) * | 1996-02-27 | 1998-06-05 | Thomson Csf | METHOD FOR CONTROLLING A HALF-TONE IMAGE VIEWING SCREEN, AND VIEWING DEVICE IMPLEMENTING THE METHOD |
DE69739633D1 (en) * | 1996-11-28 | 2009-12-10 | Casio Computer Co Ltd | display device |
TW441136B (en) * | 1997-01-28 | 2001-06-16 | Casio Computer Co Ltd | An electroluminescent display device and a driving method thereof |
US6462722B1 (en) * | 1997-02-17 | 2002-10-08 | Seiko Epson Corporation | Current-driven light-emitting display apparatus and method of producing the same |
US6147362A (en) * | 1997-03-17 | 2000-11-14 | Honeywell International Inc. | High performance display pixel for electronics displays |
EP0978114A4 (en) * | 1997-04-23 | 2003-03-19 | Sarnoff Corp | Active matrix light emitting diode pixel structure and method |
US6229506B1 (en) | 1997-04-23 | 2001-05-08 | Sarnoff Corporation | Active matrix light emitting diode pixel structure and concomitant method |
US6175345B1 (en) * | 1997-06-02 | 2001-01-16 | Canon Kabushiki Kaisha | Electroluminescence device, electroluminescence apparatus, and production methods thereof |
JP3840746B2 (en) * | 1997-07-02 | 2006-11-01 | ソニー株式会社 | Image display device and image display method |
JP3520396B2 (en) * | 1997-07-02 | 2004-04-19 | セイコーエプソン株式会社 | Active matrix substrate and display device |
JP3580092B2 (en) * | 1997-08-21 | 2004-10-20 | セイコーエプソン株式会社 | Active matrix display |
KR100707779B1 (en) * | 1997-08-21 | 2007-04-18 | 세이코 엡슨 가부시키가이샤 | Active matrix display |
JPH1173158A (en) * | 1997-08-28 | 1999-03-16 | Seiko Epson Corp | Display element |
JPH1175166A (en) * | 1997-08-29 | 1999-03-16 | Sony Corp | Superimposition method and device for additional information to video signal |
US6069597A (en) * | 1997-08-29 | 2000-05-30 | Candescent Technologies Corporation | Circuit and method for controlling the brightness of an FED device |
JP3767877B2 (en) * | 1997-09-29 | 2006-04-19 | 三菱化学株式会社 | Active matrix light emitting diode pixel structure and method thereof |
US6049324A (en) * | 1997-10-30 | 2000-04-11 | Lear Automotive Dearborn, Inc. | Memory configuration for gray shade ELD using on/off drivers |
US6266035B1 (en) * | 1997-10-30 | 2001-07-24 | Lear Automotive Dearborn, Inc. | ELD driver with improved brightness control |
US6034659A (en) * | 1998-02-02 | 2000-03-07 | Wald; Steven F. | Active matrix electroluminescent grey scale display |
US6897855B1 (en) | 1998-02-17 | 2005-05-24 | Sarnoff Corporation | Tiled electronic display structure |
JPH11272235A (en) * | 1998-03-26 | 1999-10-08 | Sanyo Electric Co Ltd | Drive circuit of electroluminescent display device |
GB9812742D0 (en) * | 1998-06-12 | 1998-08-12 | Philips Electronics Nv | Active matrix electroluminescent display devices |
US6188375B1 (en) | 1998-08-13 | 2001-02-13 | Allied Signal Inc. | Pixel drive circuit and method for active matrix electroluminescent displays |
US6348906B1 (en) * | 1998-09-03 | 2002-02-19 | Sarnoff Corporation | Line scanning circuit for a dual-mode display |
US6417825B1 (en) | 1998-09-29 | 2002-07-09 | Sarnoff Corporation | Analog active matrix emissive display |
US6278423B1 (en) | 1998-11-24 | 2001-08-21 | Planar Systems, Inc | Active matrix electroluminescent grey scale display |
US6191535B1 (en) * | 1998-11-27 | 2001-02-20 | Sanyo Electric Co., Ltd. | Electroluminescence display apparatus |
US6777716B1 (en) * | 1999-02-12 | 2004-08-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor display device and method of manufacturing therefor |
US6498592B1 (en) | 1999-02-16 | 2002-12-24 | Sarnoff Corp. | Display tile structure using organic light emitting materials |
JP2000310969A (en) * | 1999-02-25 | 2000-11-07 | Canon Inc | Picture display device and its driving method |
US6306694B1 (en) | 1999-03-12 | 2001-10-23 | Semiconductor Energy Laboratory Co., Ltd. | Process of fabricating a semiconductor device |
US6512504B1 (en) | 1999-04-27 | 2003-01-28 | Semiconductor Energy Laborayory Co., Ltd. | Electronic device and electronic apparatus |
JP4627822B2 (en) * | 1999-06-23 | 2011-02-09 | 株式会社半導体エネルギー研究所 | Display device |
US6777254B1 (en) | 1999-07-06 | 2004-08-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
TW591584B (en) | 1999-10-21 | 2004-06-11 | Semiconductor Energy Lab | Active matrix type display device |
TW587239B (en) | 1999-11-30 | 2004-05-11 | Semiconductor Energy Lab | Electric device |
GB0000290D0 (en) * | 2000-01-07 | 2000-03-01 | Koninkl Philips Electronics Nv | Active matrix electroluminescent display device |
JP4212079B2 (en) * | 2000-01-11 | 2009-01-21 | ローム株式会社 | Display device and driving method thereof |
TWM244584U (en) * | 2000-01-17 | 2004-09-21 | Semiconductor Energy Lab | Display system and electrical appliance |
KR100566813B1 (en) * | 2000-02-03 | 2006-04-03 | 엘지.필립스 엘시디 주식회사 | Electroluminescence cell driving circuit |
JP4798874B2 (en) * | 2000-05-08 | 2011-10-19 | 株式会社半導体エネルギー研究所 | EL display device and electric appliance using the same |
JP3475938B2 (en) * | 2000-05-26 | 2003-12-10 | セイコーエプソン株式会社 | Electro-optical device driving method, electro-optical device driving circuit, electro-optical device, and electronic apparatus |
US6995753B2 (en) * | 2000-06-06 | 2006-02-07 | Semiconductor Energy Laboratory Co., Ltd. | Display device and method of manufacturing the same |
JP2002072963A (en) * | 2000-06-12 | 2002-03-12 | Semiconductor Energy Lab Co Ltd | Light emitting module, driving method thereof, and optical sensor |
US6879110B2 (en) * | 2000-07-27 | 2005-04-12 | Semiconductor Energy Laboratory Co., Ltd. | Method of driving display device |
US6774876B2 (en) | 2000-10-02 | 2004-08-10 | Semiconductor Energy Laboratory Co., Ltd. | Self light emitting device and driving method thereof |
US8339339B2 (en) * | 2000-12-26 | 2012-12-25 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device, method of driving the same, and electronic device |
JP4599743B2 (en) * | 2001-03-30 | 2010-12-15 | 日本電気株式会社 | Hold-type display element, display, monitor, light valve, and projector |
JP2002297053A (en) * | 2001-03-30 | 2002-10-09 | Sanyo Electric Co Ltd | Active matrix type display device and inspection method therefor |
JP2002358031A (en) | 2001-06-01 | 2002-12-13 | Semiconductor Energy Lab Co Ltd | Light emitting device and driving method thereof |
JP2003114646A (en) * | 2001-08-03 | 2003-04-18 | Semiconductor Energy Lab Co Ltd | Display device and its driving method |
JP3899886B2 (en) | 2001-10-10 | 2007-03-28 | 株式会社日立製作所 | Image display device |
US7167169B2 (en) * | 2001-11-20 | 2007-01-23 | Toppoly Optoelectronics Corporation | Active matrix oled voltage drive pixel circuit |
JP3973471B2 (en) * | 2001-12-14 | 2007-09-12 | 三洋電機株式会社 | Digital drive display device |
CN100409290C (en) * | 2001-12-14 | 2008-08-06 | 三洋电机株式会社 | Digitally driven type display device |
KR100870004B1 (en) * | 2002-03-08 | 2008-11-21 | 삼성전자주식회사 | Organic electroluminescent display and its driving method |
JP3972359B2 (en) * | 2002-06-07 | 2007-09-05 | カシオ計算機株式会社 | Display device |
GB0224277D0 (en) * | 2002-10-18 | 2002-11-27 | Koninkl Philips Electronics Nv | Electroluminescent display devices |
KR100489802B1 (en) | 2002-12-18 | 2005-05-16 | 한국전자통신연구원 | Structure of high voltage device and low voltage device, and method of manufacturing the same |
JP4574127B2 (en) | 2003-03-26 | 2010-11-04 | 株式会社半導体エネルギー研究所 | Element substrate and light emitting device |
JP2004341144A (en) * | 2003-05-15 | 2004-12-02 | Hitachi Ltd | Image display device |
JP2004361753A (en) * | 2003-06-05 | 2004-12-24 | Chi Mei Electronics Corp | Image display device |
US7075225B2 (en) * | 2003-06-27 | 2006-07-11 | Tajul Arosh Baroky | White light emitting device |
US8537081B2 (en) | 2003-09-17 | 2013-09-17 | Hitachi Displays, Ltd. | Display apparatus and display control method |
US7310077B2 (en) * | 2003-09-29 | 2007-12-18 | Michael Gillis Kane | Pixel circuit for an active matrix organic light-emitting diode display |
US7633470B2 (en) | 2003-09-29 | 2009-12-15 | Michael Gillis Kane | Driver circuit, as for an OLED display |
JP2005275315A (en) * | 2004-03-26 | 2005-10-06 | Semiconductor Energy Lab Co Ltd | Display device, driving method therefor, and electronic equipment using the same |
US7502040B2 (en) * | 2004-12-06 | 2009-03-10 | Semiconductor Energy Laboratory Co., Ltd. | Display device, driving method thereof and electronic appliance |
US20060139265A1 (en) * | 2004-12-28 | 2006-06-29 | Semiconductor Energy Laboratory Co., Ltd. | Driving method of display device |
US20060158399A1 (en) | 2005-01-14 | 2006-07-20 | Semiconductor Energy Laboratory Co., Ltd. | Driving method of display device |
US8633919B2 (en) * | 2005-04-14 | 2014-01-21 | Semiconductor Energy Laboratory Co., Ltd. | Display device, driving method of the display device, and electronic device |
US7719526B2 (en) | 2005-04-14 | 2010-05-18 | Semiconductor Energy Laboratory Co., Ltd. | Display device, and driving method and electronic apparatus of the display device |
EP1720148A3 (en) * | 2005-05-02 | 2007-09-05 | Semiconductor Energy Laboratory Co., Ltd. | Display device and gray scale driving method with subframes thereof |
KR101404582B1 (en) * | 2006-01-20 | 2014-06-09 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Method of driving display device |
US20070215883A1 (en) * | 2006-03-20 | 2007-09-20 | Dixon Michael J | Electroluminescent Devices, Subassemblies for use in Making Electroluminescent Devices, and Dielectric Materials, Conductive Inks and Substrates Related Thereto |
US20100117153A1 (en) * | 2008-11-07 | 2010-05-13 | Honeywell International Inc. | High voltage soi cmos device and method of manufacture |
JP5170027B2 (en) * | 2009-08-07 | 2013-03-27 | エプソンイメージングデバイス株式会社 | Display device and electronic device |
JP5909759B2 (en) * | 2011-09-07 | 2016-04-27 | 株式会社Joled | Pixel circuit, display panel, display device, and electronic device |
Citations (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3590156A (en) | 1968-08-28 | 1971-06-29 | Zenith Radio Corp | Flat panel display system with time-modulated gray scale |
US3761617A (en) | 1970-06-20 | 1973-09-25 | Matsushita Electric Ind Co Ltd | Dc electroluminescent crossed-grid panel with digitally controlled gray scale |
US4006383A (en) | 1975-11-28 | 1977-02-01 | Westinghouse Electric Corporation | Electroluminescent display panel with enlarged active display areas |
US4087792A (en) | 1977-03-03 | 1978-05-02 | Westinghouse Electric Corp. | Electro-optic display system |
US4114070A (en) | 1977-03-22 | 1978-09-12 | Westinghouse Electric Corp. | Display panel with simplified thin film interconnect system |
US4193095A (en) | 1977-02-25 | 1980-03-11 | Hitachi, Ltd. | Driver system of memory type gray-scale display panel |
US4482841A (en) | 1982-03-02 | 1984-11-13 | Texas Instruments Incorporated | Composite dielectrics for low voltage electroluminescent displays |
US4528480A (en) | 1981-12-28 | 1985-07-09 | Nippon Telegraph & Telephone | AC Drive type electroluminescent display device |
US4532506A (en) | 1981-10-30 | 1985-07-30 | Hitachi, Ltd. | Matrix display and driving method therefor |
US4554539A (en) | 1982-11-08 | 1985-11-19 | Rockwell International Corporation | Driver circuit for an electroluminescent matrix-addressed display |
US4602192A (en) | 1983-03-31 | 1986-07-22 | Matsushita Electric Industrial Co., Ltd. | Thin film integrated device |
US4613793A (en) | 1984-08-06 | 1986-09-23 | Sigmatron Nova, Inc. | Light emission enhancing dielectric layer for EL panel |
US4652872A (en) | 1983-07-07 | 1987-03-24 | Nec Kansai, Ltd. | Matrix display panel driving system |
US4736137A (en) | 1986-08-01 | 1988-04-05 | Hitachi, Ltd | Matrix display device |
US4797667A (en) | 1985-04-30 | 1989-01-10 | Planar Systems, Inc. | Split screen electrode structure for TFEL panel |
US4954747A (en) | 1988-11-17 | 1990-09-04 | Tuenge Richard T | Multi-colored thin-film electroluminescent display with filter |
US4958105A (en) | 1988-12-09 | 1990-09-18 | United Technologies Corporation | Row driver for EL panels and the like with inductance coupling |
US4962374A (en) | 1985-12-17 | 1990-10-09 | Sharp Kabushiki Kaisha | Thin film el display panel drive circuit |
US4963861A (en) | 1986-12-22 | 1990-10-16 | Etat Francais represente par le Ministre des Postes et Telecommunications Centre National | Electroluminescent memory display having multi-phase sustaining voltages |
US4975691A (en) | 1987-06-16 | 1990-12-04 | Interstate Electronics Corporation | Scan inversion symmetric drive |
US5003302A (en) | 1984-10-17 | 1991-03-26 | Centre National D'etudes Des Telecommunications | Dual addressing transistor active matrix display screen |
US5028916A (en) | 1984-09-28 | 1991-07-02 | Kabushiki Kaisha Toshiba | Active matrix display device |
US5063378A (en) | 1989-12-22 | 1991-11-05 | David Sarnoff Research Center, Inc. | Scanned liquid crystal display with select scanner redundancy |
EP0457440A2 (en) | 1990-05-14 | 1991-11-21 | Cherry Display Products Corporation | Grey scale display |
US5079483A (en) | 1989-12-15 | 1992-01-07 | Fuji Xerox Co., Ltd. | Electroluminescent device driving circuit |
US5095248A (en) | 1989-11-24 | 1992-03-10 | Fuji Xerox Co., Ltd. | Electroluminescent device driving circuit |
US5172032A (en) | 1992-03-16 | 1992-12-15 | Alessio David S | Method of and apparatus for the energization of electroluminescent lamps |
US5262766A (en) * | 1990-09-19 | 1993-11-16 | Sharp Kabushiki Kaisha | Display unit having brightness control function |
US5559402A (en) * | 1994-08-24 | 1996-09-24 | Hewlett-Packard Company | Power circuit with energy recovery for driving an electroluminescent device |
US5576601A (en) * | 1991-10-11 | 1996-11-19 | Norand Corporation | Drive circuit for electroluminescent panels and the like |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57128394A (en) * | 1981-01-30 | 1982-08-09 | Fujitsu Ltd | Indicator |
JPS59210496A (en) * | 1983-05-13 | 1984-11-29 | 富士通株式会社 | Brightness modulation system for el module |
US5172034A (en) * | 1990-03-30 | 1992-12-15 | The Softube Corporation | Wide range dimmable fluorescent lamp ballast system |
JPH0431299U (en) * | 1990-07-06 | 1992-03-13 |
-
1992
- 1992-06-02 US US07/892,464 patent/US5302966A/en not_active Ceased
-
1993
- 1993-05-28 KR KR1019940704261A patent/KR950701754A/en not_active Application Discontinuation
- 1993-05-28 DE DE69320956T patent/DE69320956T2/en not_active Expired - Fee Related
- 1993-05-28 EP EP97200425A patent/EP0778556B1/en not_active Expired - Lifetime
- 1993-05-28 EP EP93914102A patent/EP0643865B1/en not_active Expired - Lifetime
- 1993-05-28 DE DE69332475T patent/DE69332475T2/en not_active Expired - Fee Related
- 1993-05-28 JP JP50068894A patent/JP3510248B2/en not_active Expired - Lifetime
- 1993-05-28 WO PCT/US1993/004906 patent/WO1993024921A1/en active IP Right Grant
-
1994
- 1994-11-25 FI FI945548A patent/FI945548A0/en unknown
-
1995
- 1995-05-23 US US08/447,717 patent/USRE40738E1/en not_active Expired - Lifetime
Patent Citations (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3590156A (en) | 1968-08-28 | 1971-06-29 | Zenith Radio Corp | Flat panel display system with time-modulated gray scale |
US3761617A (en) | 1970-06-20 | 1973-09-25 | Matsushita Electric Ind Co Ltd | Dc electroluminescent crossed-grid panel with digitally controlled gray scale |
US4006383A (en) | 1975-11-28 | 1977-02-01 | Westinghouse Electric Corporation | Electroluminescent display panel with enlarged active display areas |
US4193095A (en) | 1977-02-25 | 1980-03-11 | Hitachi, Ltd. | Driver system of memory type gray-scale display panel |
US4087792A (en) | 1977-03-03 | 1978-05-02 | Westinghouse Electric Corp. | Electro-optic display system |
US4114070A (en) | 1977-03-22 | 1978-09-12 | Westinghouse Electric Corp. | Display panel with simplified thin film interconnect system |
US4532506A (en) | 1981-10-30 | 1985-07-30 | Hitachi, Ltd. | Matrix display and driving method therefor |
US4528480A (en) | 1981-12-28 | 1985-07-09 | Nippon Telegraph & Telephone | AC Drive type electroluminescent display device |
US4482841A (en) | 1982-03-02 | 1984-11-13 | Texas Instruments Incorporated | Composite dielectrics for low voltage electroluminescent displays |
US4554539A (en) | 1982-11-08 | 1985-11-19 | Rockwell International Corporation | Driver circuit for an electroluminescent matrix-addressed display |
US4602192A (en) | 1983-03-31 | 1986-07-22 | Matsushita Electric Industrial Co., Ltd. | Thin film integrated device |
US4652872A (en) | 1983-07-07 | 1987-03-24 | Nec Kansai, Ltd. | Matrix display panel driving system |
US4613793A (en) | 1984-08-06 | 1986-09-23 | Sigmatron Nova, Inc. | Light emission enhancing dielectric layer for EL panel |
US5028916A (en) | 1984-09-28 | 1991-07-02 | Kabushiki Kaisha Toshiba | Active matrix display device |
US5003302A (en) | 1984-10-17 | 1991-03-26 | Centre National D'etudes Des Telecommunications | Dual addressing transistor active matrix display screen |
US4797667A (en) | 1985-04-30 | 1989-01-10 | Planar Systems, Inc. | Split screen electrode structure for TFEL panel |
US4962374A (en) | 1985-12-17 | 1990-10-09 | Sharp Kabushiki Kaisha | Thin film el display panel drive circuit |
US4736137A (en) | 1986-08-01 | 1988-04-05 | Hitachi, Ltd | Matrix display device |
US4963861A (en) | 1986-12-22 | 1990-10-16 | Etat Francais represente par le Ministre des Postes et Telecommunications Centre National | Electroluminescent memory display having multi-phase sustaining voltages |
US4975691A (en) | 1987-06-16 | 1990-12-04 | Interstate Electronics Corporation | Scan inversion symmetric drive |
US4954747A (en) | 1988-11-17 | 1990-09-04 | Tuenge Richard T | Multi-colored thin-film electroluminescent display with filter |
US4958105A (en) | 1988-12-09 | 1990-09-18 | United Technologies Corporation | Row driver for EL panels and the like with inductance coupling |
US5095248A (en) | 1989-11-24 | 1992-03-10 | Fuji Xerox Co., Ltd. | Electroluminescent device driving circuit |
US5079483A (en) | 1989-12-15 | 1992-01-07 | Fuji Xerox Co., Ltd. | Electroluminescent device driving circuit |
US5063378A (en) | 1989-12-22 | 1991-11-05 | David Sarnoff Research Center, Inc. | Scanned liquid crystal display with select scanner redundancy |
EP0457440A2 (en) | 1990-05-14 | 1991-11-21 | Cherry Display Products Corporation | Grey scale display |
US5262766A (en) * | 1990-09-19 | 1993-11-16 | Sharp Kabushiki Kaisha | Display unit having brightness control function |
US5576601A (en) * | 1991-10-11 | 1996-11-19 | Norand Corporation | Drive circuit for electroluminescent panels and the like |
US5172032A (en) | 1992-03-16 | 1992-12-15 | Alessio David S | Method of and apparatus for the energization of electroluminescent lamps |
US5559402A (en) * | 1994-08-24 | 1996-09-24 | Hewlett-Packard Company | Power circuit with energy recovery for driving an electroluminescent device |
Non-Patent Citations (8)
Title |
---|
Channing D et al: "El Addressing Technology" US Playa Del Rey, SID, 1989, p. 54-57 XP000076837 * p. 55, right-hand column, line 1-p. 56, right-hand column, last paragraph * figure 8, 9. |
European Search Report corresponding to Application No. 97200425.3-2205. |
P. De Visschere, I. De Rycke, J. Doutreloigne, J. Vanfleteren, "Active Matrix CdSe TFT Adressed Electroluminescent Displays" 1988 IEEE Internation Research Conf. pp. 74-76. |
Salerno et al., "5.7: Late-News Paper: Single-Crystal Silicon Transmissive AMLCD", SID 92 Digest, pp. 63-66 (1992). |
Suzuki et al., "19.2: Late-News Paper: The Fabrication of TFEL Displays Driven by a a-Si TFTs", SID 92 Digest, pp. 344-347 (1992). |
Vanfleteren et al., "Active Matrix CdSe TFT Addressed Electroluminescent Displays", 1988 International Display Research Conference, pp. 74-76 (1988). |
Vanfleteren et al., "Design of a Prototype Active Matrix CdSe TFT Addressed EL Display", Sep. 24, 1991. |
Vanfleteren et al., "Evaluation of a 64x64 CdSe TFT Addressed ACTFEL Display Demonstrator", IEEE, pp. 134-136 (1991). |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060273996A1 (en) * | 1997-02-17 | 2006-12-07 | Seiko Epson Corporation | Display apparatus |
US20060273995A1 (en) * | 1997-02-17 | 2006-12-07 | Seiko Epson Corporation | Display apparatus |
US20080246700A1 (en) * | 1997-02-17 | 2008-10-09 | Seiko Epson Corporation | Display Apparatus |
US20100066652A1 (en) * | 1997-02-17 | 2010-03-18 | Seiko Epson Corporation | Display apparatus |
US8154199B2 (en) | 1997-02-17 | 2012-04-10 | Seiko Epson Corporation | Display apparatus |
US8247967B2 (en) | 1997-02-17 | 2012-08-21 | Seiko Epson Corporation | Display apparatus |
US8354978B2 (en) | 1997-02-17 | 2013-01-15 | Seiko Epson Corporation | Display apparatus |
US10403187B2 (en) * | 2017-02-24 | 2019-09-03 | Boe Technology Group Co., Ltd. | Gamma voltage debugging method for electroluminescent display device and apparatus thereof |
Also Published As
Publication number | Publication date |
---|---|
US5302966A (en) | 1994-04-12 |
KR950701754A (en) | 1995-04-28 |
DE69332475T2 (en) | 2003-07-10 |
WO1993024921A1 (en) | 1993-12-09 |
EP0778556A2 (en) | 1997-06-11 |
DE69332475D1 (en) | 2002-12-12 |
JPH07507403A (en) | 1995-08-10 |
DE69320956T2 (en) | 1999-04-22 |
EP0643865A1 (en) | 1995-03-22 |
EP0778556B1 (en) | 2002-11-06 |
DE69320956D1 (en) | 1998-10-15 |
EP0778556A3 (en) | 2000-02-23 |
FI945548A (en) | 1994-11-25 |
EP0643865A4 (en) | 1995-08-30 |
FI945548A0 (en) | 1994-11-25 |
EP0643865B1 (en) | 1998-09-09 |
JP3510248B2 (en) | 2004-03-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE40738E1 (en) | Active matrix electroluminescent display and method of operation | |
JP4820001B2 (en) | Active matrix electroluminescent display | |
EP0845812B1 (en) | Display apparatus | |
US6023259A (en) | OLED active matrix using a single transistor current mode pixel design | |
EP1096466B1 (en) | Active matrix electroluminescent display | |
US7126568B2 (en) | Method and system for precharging OLED/PLED displays with a precharge latency | |
KR100570903B1 (en) | Display device and driving method | |
US7515121B2 (en) | Light emitting element display apparatus and driving method thereof | |
US6188175B1 (en) | Electroluminescent device | |
US7221342B2 (en) | Electroluminescent display device | |
US20030016196A1 (en) | Thin film transistors suitable for use in flat panel displays | |
JP2006520490A (en) | Luminescent active matrix display with timing effective optical feedback to combat aging | |
JP2002517806A (en) | Active matrix electroluminescent display | |
KR20010050415A (en) | Image display device | |
KR20050107455A (en) | Display device, data driving circuit, and display panel driving method | |
JPH04368795A (en) | Thin film el element with thin film transistor built-in | |
US5939833A (en) | Field emission device with low driving voltage | |
JP2000252550A (en) | Switching element and organic electroluminescence element display device | |
JP2006523321A (en) | Active matrix display device | |
US10600356B1 (en) | Display systems and methods involving time-modulated current control | |
JP4540903B2 (en) | Active matrix display device | |
CN110782805B (en) | Display panel, method of forming display panel, and method of controlling backlight unit | |
US20030117347A1 (en) | Active matrix electroluminescent display device | |
US20020097350A1 (en) | Thin film transistors suitable for use in flat panel displays | |
EP1571643A1 (en) | Organic el display and active matrix substrate |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TRANSPACIFIC IP LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SARNOFF CORPORATION;REEL/FRAME:016967/0406 Effective date: 20051007 |
|
AS | Assignment |
Owner name: TRANSPACIFIC IP LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SARNOFF CORPORATION;REEL/FRAME:018488/0434 Effective date: 20051007 Owner name: THE SARNOFF CORPORATION, NEW JERSEY Free format text: MERGER;ASSIGNOR:DAVID SARNOFF RESEARCH CENTER, INC.;REEL/FRAME:018488/0426 Effective date: 19970403 Owner name: DAVID SARNOFF RESEARCH CENTER, INC., NEW JERSEY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:STEWART, ROGER GREEN;REEL/FRAME:018488/0409 Effective date: 19920714 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: TRANSPACIFIC INFINITY, LLC,DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TRANSPACIFIC IP LTD.;REEL/FRAME:022856/0281 Effective date: 20090601 Owner name: TRANSPACIFIC INFINITY, LLC, DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TRANSPACIFIC IP LTD.;REEL/FRAME:022856/0281 Effective date: 20090601 |