USRE40532E1 - Non-volatile memory cell and fabrication method - Google Patents
Non-volatile memory cell and fabrication method Download PDFInfo
- Publication number
- USRE40532E1 USRE40532E1 US11/034,444 US3444405A USRE40532E US RE40532 E1 USRE40532 E1 US RE40532E1 US 3444405 A US3444405 A US 3444405A US RE40532 E USRE40532 E US RE40532E
- Authority
- US
- United States
- Prior art keywords
- word line
- bit lines
- region
- layer
- electrically insulating
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
Definitions
- the invention lies in the field of electrically writable and erasable non-volatile flash memories comprising NROM-type memory cells preferably arranged in a virtual-ground NOR array.
- NROM-type memory cells are described in B. Eitan et al., “NROM: A novel localized trapping, 2-Bit nonvolatile memory cell”, IEEE Electron Device Letters 21, 543-545 (2000).
- NROM cells are fabricated as planar-type MOS transistors using a triple layer of oxide-nitride-oxide both as gate dielectric and as memory or programming layer.
- the intermediate nitride layer is used as a storage layer for trapping charge carriers, preferably electrons. Due to the specific properties of the used materials, typical source/drain voltages of 4 V to 5 V are necessary during program and erase operations.
- MOSFETs on SOI substrates are described in the book by Jean-Pierre Colinge, “Silicon-on-insulator Technology: Materials to VLSI”, 2 nd ed., Kluwer Academic Publishers, Dordrecht 1997, Chapter 5: “The SOI MOSFET”.
- the vertical extension of the channel region of SOI MOSFETs is limited by the insulating layer of the SOI substrate.
- the channel is partially or fully depleted, depending on the thickness of the channel region, which determines, inter alia, whether the space-charge regions adjacent to the gate-oxide and adjacent to the insulating layer are separated or join each other.
- the SOI MOSFET is completely electrically insulated towards the bulk substrate, unless there is a via provided through the insulating layer so that the bulk substrate can be electrically contacted from the upper surface.
- a method of producing a non-volatile memory cell having a semiconductor structure (a semiconductor body or a semiconductor layer on a substrate); buried bit lines formed at the surface of the semiconductor structure and conductor strips on the surface applied to the bit lines; a source region and a drain region each connected by one of the bit lines; a gate dielectric formed on the surface at least between the source region and the drain region; a gate electrode disposed on the gate dielectric; and a word line electrically connected to the gate electrode, the word line crossing the bit lines and being electrically insulated from the bit lines.
- the method comprises the following steps:
- the NROM cell according to this invention is arranged at the surface of a semiconductor body or semiconductor layer supplied with electrically insulating regions extending vertically with respect to this surface straight down into the semiconductor body or semiconductor layer between bit lines and on both sides of a corresponding word line provided for addressing the memory cell, the electrically insulating regions being arranged self-aligned to the word line and possibly also self-aligned to the bit lines and extending at least to a lower boundary level of the source region and the drain region.
- the electrically insulating regions preferably comprise an undercut region or buried layer underneath the channel region that is situated between the regions of source and drain. Punching of the transistor is avoided or at least impeded by means of the electrically insulating regions.
- the structure is produced by anisotropically etching between the word lines and bit lines after word line delineation at least to the level of the lower junctions of the source/drain regions and preferably by isotropically underetching the channel region of the transistor. This etching process takes place from both sides of the word line and is performed self-aligned to the word line. The etch holes and eventually the undercut are filled with the electrically insulating material.
- the gate reoxidation step can be used to grow a thermal oxide around the transistor body and to passivate the semiconductor surface. Additionally, boron dopant or another p-dopant species can be implanted for improved electrical insulation beneath the electrically insulating material filling the undercut.
- a preferred embodiment comprises a deposition of a CVD oxide in combination with a dielectric material of a small value of the relative dielectric constant into the space between neighboring word lines.
- the method is applicable to future memory devices appertaining to lithography generations with a word line half pitch of about 90 nm and less.
- the method according to the invention of producing a non-volatile memory cell comprises the following steps: A storage layer is applied on a surface of a semiconductor body or semiconductor layer, and a layer provided for a gate electrode is applied on this storage layer. In the regions provided for the bit lines, openings are etched in the gate electrode layer and used to implant a dopant to form buried bit lines comprising regions for source and drain. Bit line stacks are applied on the buried bit lines to reduce the electrical resistance of the bit lines and are covered with an electrically insulating material. A word line crossing the bit lines and electrically connected to the gate electrode is applied and structured together with the gate electrode to form a word line stack. A number of bit lines arranged in parallel and word lines crossing there bit lines can be applied in the described manner to form a whole cell array of a memory device.
- the word line stack is used as a mask to etch the semiconductor material on both sides of the world line, first anisotropically and, in a preferred embodiment, subsequently isotropically to widen the etch hole and form an undercut beneath the gate electrode and at a distance from the storage layer.
- the undercut is filled with an electrically insulating material, particularly oxide, to form an insulating buried layer, having a maximum thickness, i.e., a maximum dimension in the direction orthogonal to the surface of the semiconductor body or semiconductor layer, of at least 20 nm, in some embodiments more than 100 nm, underneath the channel region.
- the source/drain regions are preferably of n-type conductivity, whereas the channel is of p-type conductivity.
- the channel is preferably doped at a density of at least 10 17 cm ⁇ 3 .
- the threshold voltage of the cell transistor can be set to values between 0.5 V and 2.0 V in the erased state, and can be adjusted to typically about 1.5 V by a suitable choice of the device parameters.
- An accomplishment of the inventive method is to provide a non-volatile cell transistor with isolated channel without using an SOI substrate. It provides means to reduce the effective channel length of the cell device, especially with the aim of further scaling down the device dimensions. An electrical insulation between the source region and the drain region laterally or immediately beneath the channel impedes a punch-through in this area.
- a non-volatile memory cell comprising:
- the electrically insulating undercut region extends continuously across the word line.
- the electrically insulating undercut region has a maximum thickness in a direction orthogonal to the surface of the semiconductor structure of at least 20 nm or of at least 100 nm.
- a channel region between the source region and the drain region.
- the channel region has a preferred doping density of at least 10 17 cm ⁇ 3 .
- FIGS. 1A and 1B show cross-sections through the bit lines, taken along the line I—I in FIG. 2 , after the first process steps of two alternative embodiments of the The method according to the invention;
- FIG. 2 shows the cross-section through the word lines taken along the lines II—II in FIGS. 1A and 1B ;
- FIG. 3A is a cross-section through the bit lines, taken along the line IIIa—IIIa in FIG. 4A , after the formation of the underetch structures for a first alternative embodiment of the method;
- FIG. 3B is a cross-section through the bit lines, taken along the line IIIb—IIIb in FIG. 4B , after the formation of the underetch structures for a second alternative embodiment of the method;
- FIGS. 4A and 4B show cross-sections through the word lines as indicated in FIGS. 3A and 3B , respectively;
- FIGS. 5A and 5B show cross-sections through the word lines according to FIGS. 4A and 4B after subsequent steps of two alternative embodiments of the inventive method.
- FIG. 6 shows a cross-section through the word lines according to FIG. 5B for a further embodiment.
- the fabrication process can start with steps that are known in themselves from the fabrication process of memory cells according to the state of the art. These steps may comprise depositing layers of pad oxide and/or pad nitride grown on a surface of a semiconductor body or semiconductor layer, especially a p-doped semiconductor wafer. All the known steps to form oxide-filled shallow trench isolations can be added, including the application of lithography for trench definition, and planarization. Standard implants may be carried out to form wells in the periphery region provided for the CMOS control integrated circuits.
- the storage layer preferably an ONO-layer (oxide-nitride-oxide layer) is grown on a surface of the semiconductor body or semiconductor layer.
- a lithography step can follow to remove the storage layer in the periphery and to replace it there by one or more different gate oxides.
- an electrically conductive layer is deposited, which is provided for the gate electrode to be produced.
- FIGS. 1A and 1B there are shown cross-sections through a semiconductor body 1 carrying the thin storage layer 2 and the gate electrode layer 3 that may be comprised of poly-crystalline silicon.
- a nitride layer is deposited as a hard mask layer.
- bit line openings running parallel to each other at a given spacing distance are formed in the gate electrode layer 3 .
- Spacers 4 are formed at the sidewalls of the gate electrode layer 3 within the openings.
- the spacers 4 are formed in the way that is known in itself from general semiconductor technology, by isotropically depositing a layer of the spacer material and subsequently anisotropically etching back this layer until only the sidewall spacers are left.
- the spacers 4 may be formed of oxide, preferably, or of nitride, especially silicon nitride. Then, dopant is implanted to form buried bit lines 5 , of n + -conductivity type in the described embodiment.
- Bit line conductor strips 6 to reduce the electrical resistance are deposited on the surface of the buried bit lines 5 .
- the bit line conductor strips 6 can be formed of CoSi and/or polysilicon. When using a silicide, the bit line conductor strips 6 can partly be merged into the semiconductor material of the semiconductor body 1 as shown in FIG. 1 B.
- Bit line cover layers 7 are applied on the bit line conductor strips 6 . These cover layers 7 can be formed by depositing TEOS (tetraethylorthosilicate) or by growing silicon oxide on top of the bit line conductor strips 6 , if they were made of polysilicon. The cover layers 7 are planarized, and the hard mask layer of nitride is removed.
- a layer sequence is deposited that includes at least one word line layer provided for the formation of word lines.
- a first word line layer 8 for example polysilicon
- a second word line layer 9 for example comprising a metal
- a hard mask layer 10 formed of an electrically insulating material.
- FIG. 2 The cross-section indicated in FIGS. 1A and 1B in a position between two bit lines is shown in FIG. 2 .
- FIG. 2 shows the cross-section indicated in FIGS. 1A and 1B through the word lines after formation of the word line stack.
- the first word line layer 8 , the second word line layer 9 , the hard mask layer 10 , and the gate electrode 3 have been structured to form strips of word line stacks.
- the position of the cross-sections shown in FIGS. 1A and 1B is indicated in FIG. 2 by the broken line.
- the lithography step can be split into two steps to etch the word lines first while the periphery devices remain protected by the hard mask layer.
- the openings in the gate electrode layer are used to perform an etching step to form holes in a self-aligned fashion at least to the word lines, and in this example also self-aligned to the bit lines.
- RIE reactive ion etching
- RIE reactive ion etching
- the semiconductor body or semiconductor layer is electrically insulated in a region adjacent to the transistor channel and vertically extending down as far as the source/drain regions.
- the sidewalls of the bit line stacks and the word line stacks can be covered by a thin nitride cover 11 .
- cover 11 can be a thin oxide layer resulting from a word line reoxidation step.
- the cover 11 is removed from the surface of the semiconductor body 1 at least at the bottom of the etched holes.
- the etching process continues isotropically by using either a dry etchant such as SF 6 or, in the embodiment of FIG. 3B , a wet etchant.
- the sidewalls are protected by the cover 11 , so that the underetched parts of the etch holes 12 are confined to a comparatively smaller vertical extension.
- the underetching of etch holes 12 achieved by the isotropic etching process can be further continued until the etch holes advancing from both sides of the word line meet and form one continuous opening underneath the channel region of the cell transistor.
- FIGS. 4A and 4B show the cross-sections through the word lines that are indicated in FIGS. 3A and 3B .
- the etching process has been continued until continuous openings have been formed below the remaining semiconductor channel region 17 .
- the etching process was stopped before the etch holes produced from both sides of the word lines occupy the whole region underneath the channel region 17 .
- the channel region is not totally separated from the semiconductor body.
- the remaining connection between the semiconductor material of the channel region 17 and the semiconductor body 1 for instance silicon, can provide a sufficient isolation between the channel region and the semiconductor body, since the semiconductor material is depleted of charge carriers.
- a preferred embodiment provides a full isolation underneath the channel region by completely etching through across the total width of the word lines.
- the maximum thickness 19 i.e., the maximum dimension in the direction orthogonal to the surface of the semiconductor body or semiconductor layer, of the undercut is usually present in the elongation of the plane of the lateral flanks of the word line stack, as indicated in the FIGS.
- the upper limit of the area of cover 11 in FIG. 4B shows the position of the upper surface of the bit line stack.
- the cover 11 can be etched away to expose the surface to thermal oxide growth for providing a passivation.
- FIGS. 5A and 5B show cross-sections according to the FIGS. 4A and 4B , respectively, through the word lines after the growth of a thermal oxide cover 13 .
- An electrically insulating material is deposited as fillings 15 to fill up the etch holes and the regions between the word lines up to the level of the hard mask layer 10 .
- the material of the fillings 15 is preferably chosen to have a low value of its relative dielectric constant.
- the insulating layer in the undercut beneath the channel region 17 is formed with a maximum thickness 19 of at least 100 nm in the embodiment shown in FIG. 5 A.
- the cover 11 FIG. 4B
- the cover 11 has rendered the underetched parts of the etch holes 12 confined to a comparatively smaller vertical extension with a maximum thickness 19 of at least 20 nm.
- FIG. 5B shows optional additional features: a well 14 , formed by implanting boron or another dopant to provide p-conductivity regions in order to improve the isolation beneath the channel region 17 ; a nitride passivation layer 18 applied to the upper surface of the shown structure; and, in this case, a complete isolation of the channel region 17 from the semiconductor body 1 by dielectric material that was formed by thermal oxidation (oxide cover 13 ).
- FIG. 6 shows the cross-section according to FIG. 5B for a further embodiment in which the growth of the thermal oxide cover was confined to the surfaces of the etch holes, whereas the nitride layer 16 was applied all over the surfaces of the word line stacks.
- This nitride layer 16 corresponds to the upper nitride passivation layer 18 in FIG. 5 B.
- Such a nitride layer can be used to encapsulate the word line.
- a self-aligned contact scheme for the bit lines can be applied.
Landscapes
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
-
- a) providing a semiconductor structure;
- b) depositing a gate dielectric comprising a storage layer for trapping charge carriers;
- c) depositing a layer for forming the gate electrode;
- d) forming openings in the layer and forming spacers at sidewalls in the openings;
- e) implanting a dopant through the openings to form the buried bit lines;
- f) applying the conductor strips onto the buried bit lines, and applying electrically insulating cover layers onto the conductor strips;
- g) applying at least one word line layer electrically connecting the gate electrode, and applying a hard mask layer on top of the at least one word line layer, the hard mask layer being used to structure the gate electrode and the at least one word line layer to form a word line stack;
- h) etching on both sides of the word line stack between the bit lines anisotropically down into the semiconductor structure to a level below the source region and the drain region to form etch holes that are self-aligned to the word line stack; and
- i) filling the etch holes with an electrically insulating material.
-
- a semiconductor structure selected from the group consisting of a semiconductor body and a semiconductor layer and having a surface;
- buried bit lines formed at the surface of the semiconductor structure and conductor strips on the surface applied to the bit lines;
- a source region and a drain region each connected by one of the bit lines;
- a gate dielectric formed on the surface at least between the source region and the drain region, the gate dielectric including a storage layer for trapping charge carriers;
- a gate electrode disposed on the gate dielectric;
- a word line electrically connected to the gate electrode, the word line crossing the bit lines and being electrically insulated from the bit lines; and
- electrically insulating regions extending into the semiconductor structure between the bit lines and on both sides of the word line, the electrically insulating regions being self-aligned to the word line and extending at least to a lower boundary level of the source region and the drain region.
Claims (19)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/034,444 USRE40532E1 (en) | 2002-07-22 | 2005-01-11 | Non-volatile memory cell and fabrication method |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/200,423 US6734063B2 (en) | 2002-07-22 | 2002-07-22 | Non-volatile memory cell and fabrication method |
US11/034,444 USRE40532E1 (en) | 2002-07-22 | 2005-01-11 | Non-volatile memory cell and fabrication method |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/200,423 Reissue US6734063B2 (en) | 2002-07-22 | 2002-07-22 | Non-volatile memory cell and fabrication method |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE40532E1 true USRE40532E1 (en) | 2008-10-07 |
Family
ID=30443519
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/200,423 Ceased US6734063B2 (en) | 2002-07-22 | 2002-07-22 | Non-volatile memory cell and fabrication method |
US11/034,444 Expired - Lifetime USRE40532E1 (en) | 2002-07-22 | 2005-01-11 | Non-volatile memory cell and fabrication method |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/200,423 Ceased US6734063B2 (en) | 2002-07-22 | 2002-07-22 | Non-volatile memory cell and fabrication method |
Country Status (4)
Country | Link |
---|---|
US (2) | US6734063B2 (en) |
CN (2) | CN1249808C (en) |
DE (1) | DE10328577B4 (en) |
TW (1) | TWI255509B (en) |
Families Citing this family (53)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6768165B1 (en) * | 1997-08-01 | 2004-07-27 | Saifun Semiconductors Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US7098107B2 (en) * | 2001-11-19 | 2006-08-29 | Saifun Semiconductor Ltd. | Protective layer in memory device and method therefor |
US7136304B2 (en) | 2002-10-29 | 2006-11-14 | Saifun Semiconductor Ltd | Method, system and circuit for programming a non-volatile memory array |
US7178004B2 (en) * | 2003-01-31 | 2007-02-13 | Yan Polansky | Memory array programming circuit and a method for using the circuit |
US7142464B2 (en) | 2003-04-29 | 2006-11-28 | Saifun Semiconductors Ltd. | Apparatus and methods for multi-level sensing in a memory array |
US6955967B2 (en) * | 2003-06-27 | 2005-10-18 | Freescale Semiconductor, Inc. | Non-volatile memory having a reference transistor and method for forming |
US7123532B2 (en) * | 2003-09-16 | 2006-10-17 | Saifun Semiconductors Ltd. | Operating array cells with matched reference cells |
US7041545B2 (en) * | 2004-03-08 | 2006-05-09 | Infineon Technologies Ag | Method for producing semiconductor memory devices and integrated memory device |
US7098105B2 (en) * | 2004-05-26 | 2006-08-29 | Micron Technology, Inc. | Methods for forming semiconductor structures |
US7317633B2 (en) | 2004-07-06 | 2008-01-08 | Saifun Semiconductors Ltd | Protection of NROM devices from charge damage |
US7095655B2 (en) * | 2004-08-12 | 2006-08-22 | Saifun Semiconductors Ltd. | Dynamic matching of signal path and reference path for sensing |
US20060046403A1 (en) * | 2004-08-31 | 2006-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming separated charge-holding regions in a semiconductor device |
US7442976B2 (en) | 2004-09-01 | 2008-10-28 | Micron Technology, Inc. | DRAM cells with vertical transistors |
US7638850B2 (en) * | 2004-10-14 | 2009-12-29 | Saifun Semiconductors Ltd. | Non-volatile memory structure and method of fabrication |
EP1686592A3 (en) | 2005-01-19 | 2007-04-25 | Saifun Semiconductors Ltd. | Partial erase verify |
US7186607B2 (en) * | 2005-02-18 | 2007-03-06 | Infineon Technologies Ag | Charge-trapping memory device and method for production |
US7371627B1 (en) | 2005-05-13 | 2008-05-13 | Micron Technology, Inc. | Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines |
US7120046B1 (en) | 2005-05-13 | 2006-10-10 | Micron Technology, Inc. | Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines |
US7902598B2 (en) * | 2005-06-24 | 2011-03-08 | Micron Technology, Inc. | Two-sided surround access transistor for a 4.5F2 DRAM cell |
US7888721B2 (en) | 2005-07-06 | 2011-02-15 | Micron Technology, Inc. | Surround gate access transistors with grown ultra-thin bodies |
EP1746645A3 (en) * | 2005-07-18 | 2009-01-21 | Saifun Semiconductors Ltd. | Memory array with sub-minimum feature size word line spacing and method of fabrication |
US7768051B2 (en) | 2005-07-25 | 2010-08-03 | Micron Technology, Inc. | DRAM including a vertical surround gate transistor |
US7696567B2 (en) | 2005-08-31 | 2010-04-13 | Micron Technology, Inc | Semiconductor memory device |
US20070096199A1 (en) * | 2005-09-08 | 2007-05-03 | Eli Lusky | Method of manufacturing symmetric arrays |
US20070120180A1 (en) * | 2005-11-25 | 2007-05-31 | Boaz Eitan | Transition areas for dense memory arrays |
US7538384B2 (en) * | 2005-12-05 | 2009-05-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-volatile memory array structure |
US7808818B2 (en) * | 2006-01-12 | 2010-10-05 | Saifun Semiconductors Ltd. | Secondary injection for NROM |
US8253452B2 (en) * | 2006-02-21 | 2012-08-28 | Spansion Israel Ltd | Circuit and method for powering up an integrated circuit and an integrated circuit utilizing same |
US7760554B2 (en) * | 2006-02-21 | 2010-07-20 | Saifun Semiconductors Ltd. | NROM non-volatile memory and mode of operation |
US7692961B2 (en) * | 2006-02-21 | 2010-04-06 | Saifun Semiconductors Ltd. | Method, circuit and device for disturb-control of programming nonvolatile memory cells by hot-hole injection (HHI) and by channel hot-electron (CHE) injection |
US7638835B2 (en) | 2006-02-28 | 2009-12-29 | Saifun Semiconductors Ltd. | Double density NROM with nitride strips (DDNS) |
US7476933B2 (en) | 2006-03-02 | 2009-01-13 | Micron Technology, Inc. | Vertical gated access transistor |
US7842558B2 (en) | 2006-03-02 | 2010-11-30 | Micron Technology, Inc. | Masking process for simultaneously patterning separate regions |
US7902074B2 (en) * | 2006-04-07 | 2011-03-08 | Micron Technology, Inc. | Simplified pitch doubling process flow |
US7701779B2 (en) * | 2006-04-27 | 2010-04-20 | Sajfun Semiconductors Ltd. | Method for programming a reference cell |
US7628932B2 (en) | 2006-06-02 | 2009-12-08 | Micron Technology, Inc. | Wet etch suitable for creating square cuts in si |
US7709341B2 (en) | 2006-06-02 | 2010-05-04 | Micron Technology, Inc. | Methods of shaping vertical single crystal silicon walls and resulting structures |
US7625776B2 (en) * | 2006-06-02 | 2009-12-01 | Micron Technology, Inc. | Methods of fabricating intermediate semiconductor structures by selectively etching pockets of implanted silicon |
US20070284650A1 (en) * | 2006-06-07 | 2007-12-13 | Josef Willer | Memory device and a method of forming a memory device |
US7678654B2 (en) * | 2006-06-30 | 2010-03-16 | Qimonda Ag | Buried bitline with reduced resistance |
US7605579B2 (en) * | 2006-09-18 | 2009-10-20 | Saifun Semiconductors Ltd. | Measuring and controlling current consumption and output current of charge pumps |
US7923373B2 (en) | 2007-06-04 | 2011-04-12 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
US7923767B2 (en) * | 2007-12-26 | 2011-04-12 | Sandisk Corporation | Non-volatile storage with substrate cut-out and process of fabricating |
US8101497B2 (en) | 2008-09-11 | 2012-01-24 | Micron Technology, Inc. | Self-aligned trench formation |
US8759943B2 (en) * | 2010-10-08 | 2014-06-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Transistor having notched fin structure and method of making the same |
US8168507B2 (en) | 2009-08-21 | 2012-05-01 | International Business Machines Corporation | Structure and method of forming enhanced array device isolation for implanted plate EDRAM |
EP2495762B1 (en) * | 2011-03-03 | 2017-11-01 | IMEC vzw | Method for producing a floating gate semiconductor memory device |
CN102842615B (en) * | 2011-06-20 | 2016-02-17 | 中国科学院微电子研究所 | Semiconductor structure and manufacturing method thereof |
CN102856375B (en) * | 2011-06-27 | 2015-05-20 | 中国科学院微电子研究所 | Semiconductor structure and manufacturing method thereof |
CN102856360B (en) * | 2011-06-27 | 2015-09-16 | 中国科学院微电子研究所 | Semiconductor structure and manufacturing method thereof |
CN102856376B (en) * | 2011-06-30 | 2016-08-03 | 中国科学院微电子研究所 | Semiconductor structure and manufacturing method thereof |
US8552525B2 (en) * | 2011-07-01 | 2013-10-08 | Micron Technology, Inc. | Semiconductor structures and devices and methods of forming the same |
CN117693192B (en) * | 2022-08-30 | 2025-01-10 | 长鑫存储技术有限公司 | Semiconductor structure and preparation method thereof |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4698900A (en) | 1986-03-27 | 1987-10-13 | Texas Instruments Incorporated | Method of making a non-volatile memory having dielectric filled trenches |
US5051796A (en) | 1988-11-10 | 1991-09-24 | Texas Instruments Incorporated | Cross-point contact-free array with a high-density floating-gate structure |
US5763309A (en) | 1996-06-24 | 1998-06-09 | Macronix International Co., Ltd. | Self-aligned isolation and planarization process for memory array |
US5817552A (en) * | 1995-05-24 | 1998-10-06 | Siemens Aktiengesellschaft | Process of making a dram cell arrangement |
EP1043769A1 (en) | 1999-04-07 | 2000-10-11 | STMicroelectronics S.r.l. | Process for manufacturing a semiconductor material wafer comprising single-crystal regions separated by insulating material regions, in particular for manufacturing intergrated power devices, and wafer thus obtained |
US6229169B1 (en) * | 1997-12-17 | 2001-05-08 | Infineon Technologies Ag | Memory cell configuration, method for fabricating it and methods for operating it |
WO2001043186A1 (en) | 1999-12-13 | 2001-06-14 | Infineon Technologies North America Corp. | Body contacted silicon-on-insulator (soi) structure and method of fabrication |
US6255167B1 (en) * | 1998-06-03 | 2001-07-03 | Texas Instruments - Acer Incorporated | Method of forming high density buried bit line flash EEPROM memory cell with a shallow trench floating gate |
US20020028541A1 (en) * | 2000-08-14 | 2002-03-07 | Lee Thomas H. | Dense arrays and charge storage devices, and methods for making same |
EP1365452A2 (en) | 2002-05-21 | 2003-11-26 | Fujitsu Limited | Non-volatile semiconductor memory device and method of fabricating thereof |
-
2002
- 2002-07-22 US US10/200,423 patent/US6734063B2/en not_active Ceased
-
2003
- 2003-06-25 DE DE10328577A patent/DE10328577B4/en not_active Expired - Lifetime
- 2003-06-25 TW TW092117339A patent/TWI255509B/en not_active IP Right Cessation
- 2003-07-22 CN CNB031328423A patent/CN1249808C/en not_active Expired - Lifetime
- 2003-07-22 CN CNA2006100068940A patent/CN101197326A/en active Pending
-
2005
- 2005-01-11 US US11/034,444 patent/USRE40532E1/en not_active Expired - Lifetime
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4698900A (en) | 1986-03-27 | 1987-10-13 | Texas Instruments Incorporated | Method of making a non-volatile memory having dielectric filled trenches |
US5051796A (en) | 1988-11-10 | 1991-09-24 | Texas Instruments Incorporated | Cross-point contact-free array with a high-density floating-gate structure |
US5817552A (en) * | 1995-05-24 | 1998-10-06 | Siemens Aktiengesellschaft | Process of making a dram cell arrangement |
US5763309A (en) | 1996-06-24 | 1998-06-09 | Macronix International Co., Ltd. | Self-aligned isolation and planarization process for memory array |
US6229169B1 (en) * | 1997-12-17 | 2001-05-08 | Infineon Technologies Ag | Memory cell configuration, method for fabricating it and methods for operating it |
US6255167B1 (en) * | 1998-06-03 | 2001-07-03 | Texas Instruments - Acer Incorporated | Method of forming high density buried bit line flash EEPROM memory cell with a shallow trench floating gate |
EP1043769A1 (en) | 1999-04-07 | 2000-10-11 | STMicroelectronics S.r.l. | Process for manufacturing a semiconductor material wafer comprising single-crystal regions separated by insulating material regions, in particular for manufacturing intergrated power devices, and wafer thus obtained |
WO2001043186A1 (en) | 1999-12-13 | 2001-06-14 | Infineon Technologies North America Corp. | Body contacted silicon-on-insulator (soi) structure and method of fabrication |
US20020028541A1 (en) * | 2000-08-14 | 2002-03-07 | Lee Thomas H. | Dense arrays and charge storage devices, and methods for making same |
US6881994B2 (en) * | 2000-08-14 | 2005-04-19 | Matrix Semiconductor, Inc. | Monolithic three dimensional array of charge storage devices containing a planarized surface |
EP1365452A2 (en) | 2002-05-21 | 2003-11-26 | Fujitsu Limited | Non-volatile semiconductor memory device and method of fabricating thereof |
Non-Patent Citations (4)
Title |
---|
Colinge, J.P.: "Silicon-on-insulator Technology: Materials to VLSI", Kluwer Academic Publishers, 2<SUP>nd </SUP>edition, 1997, pp. 123-192. * |
Eitan, B. et al.: "NROM: A Novel Localized Trapping, 2-Bit Nonvolatile Memory Cell", IEEE Electron Device Letters, vol. 21, No. 11, Nov. 2000, pp. 543-545. * |
S. Aritome, et al.: "A 0.67 mm2 Self-Aligned Shallow Trench Isolation Cell (SA-STI Cell) For. 3V-only 256Mbit NAND EEPROMs", IEDM 94-61, pp. 3.6.1-3.6.4. |
Skotnicki, T.: "Nano CMOS", 3<SUP>rd </SUP>European Workshop on Ultimate Integration of Silicon-ULIS 2002. * |
Also Published As
Publication number | Publication date |
---|---|
US6734063B2 (en) | 2004-05-11 |
CN101197326A (en) | 2008-06-11 |
DE10328577B4 (en) | 2006-01-19 |
DE10328577A1 (en) | 2004-03-11 |
US20040014280A1 (en) | 2004-01-22 |
TWI255509B (en) | 2006-05-21 |
TW200403770A (en) | 2004-03-01 |
CN1249808C (en) | 2006-04-05 |
CN1503352A (en) | 2004-06-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE40532E1 (en) | Non-volatile memory cell and fabrication method | |
KR100474176B1 (en) | Method for producing a multi-bit memory cell | |
US9362418B2 (en) | Semiconductor structures including bodies of semiconductor material and methods of forming same | |
US7211858B2 (en) | Split gate storage device including a horizontal first gate and a vertical second gate in a trench | |
JP5806439B2 (en) | Memory cell and manufacturing method thereof | |
US20200365609A1 (en) | Processes for forming 3-dimensional horizontal nor memory arrays | |
US20050176202A1 (en) | Nonvolatile semiconductor memory and making method thereof | |
US9666591B2 (en) | Non-volatile memory with silicided bit line contacts | |
US6902978B2 (en) | Method of making the selection gate in a split-gate flash EEPROM cell and its structure | |
JP4093965B2 (en) | Method for manufacturing a memory cell | |
US10714479B2 (en) | One-transistor dram cell device based on polycrystalline silicon with FinFET structure and fabrication method thereof | |
US7394686B2 (en) | Programmable structure including discontinuous storage elements and spacer control gates in a trench | |
US7935596B2 (en) | HTO offset and BL trench process for memory device to improve device performance | |
US20080020529A1 (en) | Non-volatile memory and fabrication thereof | |
US7767517B2 (en) | Semiconductor memory comprising dual charge storage nodes and methods for its fabrication | |
US8143665B2 (en) | Memory array and method for manufacturing and operating the same | |
US7531867B2 (en) | Method for forming an integrated memory device and memory device | |
JP2008235598A (en) | Semiconductor memory device and manufacturing method thereof | |
CN113013169A (en) | Method for forming NOR FLASH | |
CN1691336A (en) | Buried bit line nonvolatile floating gate memory cell, its array and its manufacturing method | |
KR20060062791A (en) | Nonvolatile Memory Device and Manufacturing Method Thereof | |
JP2010010192A (en) | Semiconductor memory and fabrication process of semiconductor memory |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: QIMONDA FLASH GMBH, GERMANY Free format text: CHANGE OF NAME;ASSIGNOR:INFINEON TECHNOLOGIES FLASH GMBH & CO. KG;REEL/FRAME:019883/0635 Effective date: 20060908 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: QIMONDA AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:QIMONDA FLASH GMBH;REEL/FRAME:024629/0532 Effective date: 20080808 Owner name: QIMONDA AG,GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:QIMONDA FLASH GMBH;REEL/FRAME:024629/0532 Effective date: 20080808 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:QIMONDA AG;REEL/FRAME:035623/0001 Effective date: 20141009 |
|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:036776/0905 Effective date: 20150720 |
|
FPAY | Fee payment |
Year of fee payment: 12 |