[go: up one dir, main page]

USRE34879E - Implantable N-phasic defibrillator output bridge circuit - Google Patents

Implantable N-phasic defibrillator output bridge circuit Download PDF

Info

Publication number
USRE34879E
USRE34879E US08/051,899 US5189993A USRE34879E US RE34879 E USRE34879 E US RE34879E US 5189993 A US5189993 A US 5189993A US RE34879 E USRE34879 E US RE34879E
Authority
US
United States
Prior art keywords
capacitor
transistor
switching means
lead terminals
heart
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/051,899
Inventor
David E. Bocchi
Jeffrey T. Laackman
Stanley M. Bach, Jr.
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Cardiac Pacemakers Inc
Original Assignee
Cardiac Pacemakers Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cardiac Pacemakers Inc filed Critical Cardiac Pacemakers Inc
Priority to US08/051,899 priority Critical patent/USRE34879E/en
Application granted granted Critical
Publication of USRE34879E publication Critical patent/USRE34879E/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • AHUMAN NECESSITIES
    • A61MEDICAL OR VETERINARY SCIENCE; HYGIENE
    • A61NELECTROTHERAPY; MAGNETOTHERAPY; RADIATION THERAPY; ULTRASOUND THERAPY
    • A61N1/00Electrotherapy; Circuits therefor
    • A61N1/18Applying electric currents by contact electrodes
    • A61N1/32Applying electric currents by contact electrodes alternating or intermittent currents
    • A61N1/38Applying electric currents by contact electrodes alternating or intermittent currents for producing shock effects
    • A61N1/39Heart defibrillators
    • A61N1/3956Implantable devices for applying electric shocks to the heart, e.g. for cardioversion
    • AHUMAN NECESSITIES
    • A61MEDICAL OR VETERINARY SCIENCE; HYGIENE
    • A61NELECTROTHERAPY; MAGNETOTHERAPY; RADIATION THERAPY; ULTRASOUND THERAPY
    • A61N1/00Electrotherapy; Circuits therefor
    • A61N1/18Applying electric currents by contact electrodes
    • A61N1/32Applying electric currents by contact electrodes alternating or intermittent currents
    • A61N1/38Applying electric currents by contact electrodes alternating or intermittent currents for producing shock effects
    • A61N1/39Heart defibrillators
    • A61N1/3906Heart defibrillators characterised by the form of the shockwave
    • AHUMAN NECESSITIES
    • A61MEDICAL OR VETERINARY SCIENCE; HYGIENE
    • A61NELECTROTHERAPY; MAGNETOTHERAPY; RADIATION THERAPY; ULTRASOUND THERAPY
    • A61N1/00Electrotherapy; Circuits therefor
    • A61N1/18Applying electric currents by contact electrodes
    • A61N1/32Applying electric currents by contact electrodes alternating or intermittent currents
    • A61N1/38Applying electric currents by contact electrodes alternating or intermittent currents for producing shock effects
    • A61N1/39Heart defibrillators
    • A61N1/3906Heart defibrillators characterised by the form of the shockwave
    • A61N1/3912Output circuitry therefor, e.g. switches

Definitions

  • the present invention relates to an implantable defibrillator output circuit, and more specifically to an output bridge circuit for issuing mono-phasic, multi-phasic, and sequential defibrillation pulses.
  • the circuit further includes an output sensing section for sensing the exponential decay of the capacitor and signalling a control circuit to switch metal oxide silicon insulated gate transistors (MOSIGT) in a ground circuit such that after one thyristor applies a voltage pulse to the heart in a first polarity the control circuit interrupts to turn off the thyristor. The other thyristor then applies the voltage pulse to the heart in a second and opposite polarity. It, in turn, is turned off by a second MOSIGT. While this disclosed circuit is capable of generating a bi-phasic defibrillation pulse, the ground return terminal needs to be disconnected in order to commutate the current flow through the electrodes to the heart.
  • MOSIGT metal oxide silicon insulated gate transistors
  • the present invention comprises an implantable defibrillator output circuit comprising a bridge configuration having four Metal Oxide Silicon Insulated Gate Transistors (MOSIGT's) and arranged with the top two transistors having transformer isolated gate drives and the bottom two transistors having turn off time control and low impedance clamping. Furthermore, all four MOSIGT's have independent on/off control to allow for mono-phasic, bi-phasic, tri-phasic, and sequential defibrillation pulses, and permit the selection of delivery polarity as either positive or negative without having to disconnect the ground return reference.
  • MOSIGT's Metal Oxide Silicon Insulated Gate Transistors
  • FIG. 1 is an electrical schematic diagram of the implanatable defibrillator output bridge circuit in accordance with the present invention.
  • FIG. 2 is a schematic diagram illustrating the use of the implantable defibrillator output bridge circuit of the present invention in conjunction with an implanatable defibrillation system.
  • FIGS. 3a-3h are graphical plots of defibrillation pulses produced by the output bridge circuit illustrated in FIG. 1.
  • the implantable defibrillator output bridge circuit is generally shown at 10.
  • the circuit 10 comprises a left portion 12a and a right portion 12b.
  • the circuit portions 12a and 12b are mirror images of each other. Therefore, a detailed description of circuit portion 12a will be made first and a brief description of circuit portion 12b will follow.
  • the circuit 10 includes input signal pins P1A, P2A, P3A, P4A, P5A, P3B, P4B, P3C, and P4C.
  • output pins are provided at patch+and patch-for connecting the circuit 10 to defibrillation electrodes implanted on the heart.
  • Ground return pins are also provided for each side of the circuit 10, the function of which will be described hereinafter.
  • Each circuit portion 12a and 12b connects to a capacitor C3 at respective pins designated Vcap.
  • the four MOSIGT's are transistors Q1, Q2, Q12, and Q13.
  • the top transistors Q1 and Q12 have transformer isolated gate drives.
  • the bottom transistors Q2 and Q13 have controlled turn off time and low impedance clamping.
  • MOSIGT Q1, Q2, Q12, and Q13 has independent on/off control.
  • transistors Q1 and Q12 are used for controlling the multi-phasic nature of the defibrillation pulse, while transistors Q2 and Q13 set the polarity of the defibrillation pulse by selecting one of the pins patch+or patch-as the ground-return.
  • Input signal pin P1A connects to push-pull driver transistor configuration comprising transistors Q3, Q4, Q5, and Q6.
  • the push-pull driver generates a square wave with amplitude +/-Gate-bias.
  • the push-pull driver is connected to a DC blocking capacitor C1, which in turn is connected to the primary side of the pulse transformer T1.
  • the gate and source of the transistor Q7 connects across the secondary side of the transformer T1 while the gate and drain of Q7 are connected in parallel with resistor R1 and zener diode Z1.
  • the gate and source of the transistor Q1 are connected in parallel with resistor R1 and zener diode Z1.
  • Diode D1 connects across the drain and source of the transistor Q1.
  • Diodes D3 and D4 connect the source of transistor Q1 to the drain of transistor Q2.
  • Diode D2 connects across the source and drain of the transistor Q2.
  • the gate of the transistor Q2 is connected to resistor R5 and the emitters of the transistors Q9 and Q10. Resistor R5 also connects to the drain of the transistor Q11. Connected across the gate and source of transistor Q11 is resistor R6.
  • a series connection of resistor R3 and diode D9 is connected to the base of the transistor Q9.
  • the series connection of resistor R4 and diode D10 is connected to the base of the transistor Q10.
  • Input signal pins P4A and P4B connect between resistor R3 and diode D9, and resistor R4 and diode D10, respectively.
  • Transistors Q23 is provided with resistor R11 connected across its gate and source for providing access to an external dump load as will be explained hereinafter.
  • the circuit portion 12b is the same as circuit portion 12a with the exception of transistor Q23 and resistor R11.
  • Transistors Q14, Q15, Q16, and Q17 comprise a push-pull driver configuration connected to the pulse transformer T2 in the same way as transistors Q3-Q6.
  • Transistor Q18 is connected to the secondary side of the transformer T2 and to resistor R2, zener diode Z2, and transistor Q12, similar to the connections between transistor Q7, resistor R1, zener diode Z1 and transistor Q1 in circuit portion 12a.
  • Diodes D7 and D8 connect the transistor Q1 to the transistor Q13 in a similar manner as diodes D3 and D4 connect transistor Q1 to transistor Q2.
  • the gate of transistor Q13 connects to the emitters of transistors Q20 and Q21 and to resistor R9.
  • the series connection of resistor R7 and diode D11 is connected to the base of the transistor Q20.
  • the series connection of diode D12 and resistor R8 is connected to the base of transistor Q21.
  • the input signal control pins P3A and P3B connect between resistor R7 and diode D11, and resistor R8 and diode D12, respectively.
  • Resistor R9 connects the emitters of the transistors Q20 and Q21 to the drain of the transistor Q22.
  • Resistor R10 is connected across the gate and source of transistor Q22.
  • circuit 10 will now be described with respect to the transistor Q1 and Q13 corresponding to input signal pins P1A, and P3A, P3B, and P3C, respectively, while pins P4A, P4B, P2A and P4C are at ground potential.
  • the Gate-bias voltage is positive with respect to ground-return.
  • a positive going pulse with respect to the ground-return is applied to pin P1A.
  • a positive pulse on the dotted secondary of the pulse transformer T1 causes the intrinsic body diode, created by making the gate more negative than the source, to conduct, which then causes the gate of transistor Q1 to charge to+Gate-bias volts, turning transistor Q1 on.
  • transistor Q1 As long as a positive voltage pulse is applied on pin P1A, transistor Q1 is on until the gate charge is depleted.
  • a negative pulse on the secondary of pulse transformer T1 caused by pin P1A returning to ground potential forces the gate of the transistor Q7 to be more positive than the source of transistor Q7, so that transistor Q7 turns on providing a low impedance discharge path for the gate charge on transistor Q1. Hence, Q1 turns off.
  • the zener diode Z1 when forward biased, prevents the gate of transistors Q1 from charging to -Gate-bias volts.
  • the overall impedance that the gate of transistor Q1 sees when charging or discharging is the output impedance of the push-pull driver configuration of transistors Q3-Q6.
  • Resistor R1 provides a high impedance gate discharge path, gate to source, of transistor Q1, that prevents charge from accumulating on the gate of transistor Q1 and therefore prevents false turn on.
  • the zener diode Z1 clamps positive gate to source voltage of transistor Q1 in excess of positive gate-bias that may be caused via the transfer capacitance of transistor Q1 by rapidly changing positive drain to source voltages.
  • Zener diode Z1 also clamps negative gate to source voltages in excess of a diode drop caused by the same conditions. Further, zener diode Z1 protects the gate to source potential of transistor Q1 from exceeding its maximum ratings and also helps to minimize false turn on caused by a change of voltage with respect to time seen by the drain to source of transistor Q1.
  • Diode D1 protects Q1 if the source potential is greater than drain potential.
  • Diode D3 also protects Q1 in an effort to keep current from flowing into the source of Q1 if the cathode side of diode D3 becomes more positive than the drain of transistor Q1. This condition can occur due to the stray inductance and the counter EMF generated by the change in current with respect to time when the other side of the bridge is turned off.
  • Diodes D6 and D8 protect transistor Q13 in the same way as diodes D1 and D3 protect transistor Q1.
  • input signal pins P3A, P3B, and P3C are employed.
  • a positive going pulse with respect to ground-return on pins P3A and P3B turns on transistor Q20, and turns off transistor Q21, respectively, which then allows the gate of transistor Q13 to charge to+Gate-bias volts, thus turning transistor Q13 on.
  • the input signal at pin P3C must be kept low to keep transistor Q13 on.
  • pin P3A is set low, Q20 is turned off.
  • P3C is set high while P3B is still high to turn on transistor Q22.
  • the gate of transistor Q13 slowly discharges through resistor R9.
  • the drain current through transistor Q13 slowly decreases thereby reducing the change with respect to time of the drain current.
  • the input signal at pin P3B was positive and returns to ground-return. This turns on transistor Q21 to provide a low impedance clamp to the gate of transistor Q13, thus turning transistor Q13 off.
  • pin P3B is set low, P3C can be set low.
  • a low impedance clamp is required to prevent transistor Q13 from falsely turning on due to induced gate voltages caused by rapidly changing positive drain to source voltages that couple through the transfer capacitor.
  • Resistors R7, R8, and R10 are pull down resistors to keep transistors Q20, and Q22 off, and Q21 on for activating the low impedance clamp.
  • the diodes D11 and D12 protect the base to emitter junctions of transistors Q20 and Q21, respectively. Diodes D11 and D12 also prevent the base to emitter junctions of these transistors from entering the zener conduction region when transistor Q20 is off but there is still a +Gate-bias voltage on the gate of transistor Q13, and when transistor Q20 is on but transistor Q21 is off.
  • a positive going pulse on pins P4A and P4B turns on transistor Q2 by turning on transistor Q9 and turning off transistor Q10, respectively.
  • Pin P4C is held at ground potential to keep Q2 turned on.
  • a pulse on pin P4B turns on transistor Q10 and thus provides a low impedance clamp to the gate of transistor Q2, turning Q2 off.
  • Diodes D9 and D10 function in the same way as diodes D11 and D12.
  • pin P5A is set high to direct the pulse to an external load (not shown).
  • the circuit 10 is used in an implantable defibrillator unit 14 as part of an implantable defibrillation system illustrated in FIG. 2.
  • the defibrillator unit 14 also includes an arrhythmia detection circuit 16 and a stimulation control circuit 18 connected to both the detection circuit 16 and the output circuit 10.
  • Defibrillator unit 14, including the circuits 10, 16, and 18, is of a size whereby it comfortably can be implanted in the abdomen of the patient.
  • the arrhythmia detection circuit 1 is connected to sensing electrodes 20 implanted in or on the heart.
  • the output circuit 10 is connected to implanted electrodes 22 and 24, shown mounted on the heart for performing defibrillation.
  • the control circuit 18 is triggered by the arrhythmia detection circuit 16 to trigger the output circuit 10 and apply a defibrillation pulse to the heart across electrodes 22 and 24.
  • the output circuit 10 is capable of delivering mono-phasic, bi-phasic, tri-phasic, . . . n-phasic, and sequential defibrillation pulses to the heart depending upon the control signals applied to the input signal pins P1A-P5A, P3B, P4B, P3C and P4C.
  • the desired type of defibrillation pulse delivered to the heart is programmed in the control circuit 18 which applies the necessary signals to the appropriate signal pins.
  • transistors Q1 and Q12 determine the multi-phasic nature of the defibrillation pulse, and transistors Q2 and Q13 determine the polarity of the pulse.
  • Transistors Q1 and Q13 are used together to generate positive pulses.
  • Transistors Q2 and Q12 are used together to generate negative pulses. With transistor Q!3 turned on, positive pulses will be generated, the duration of which is determined by the length of time transistor Q1 is turned on. The same is true for negative pulses generated by maintaining transistor Q2 on, and varying the pulse duration by the duration which transistor Q12 is on.
  • transistors Q1 and Q13 are followed by the activation of transistors Q2 and Q12, or vice versa, for as many phases of the pulse desired.
  • FIG. 3a illustrates a mono-phasic pulse with positive polarity.
  • input signal pins P3A and P3B are set high and input signal pin P3C is grounded to turn transistor Q13 on.
  • a positive going pulse of a predetermined duration is then obtained by setting pin P1A high to turn on transistor Q1.
  • FIG. 3b illustrates a mono-phasic pulse with negative polarity. This is achieved by setting pins P4A and P4B high and setting pin P4C low to turn on transistor Q2. A pulse is then applied to pin P2A to turn on transistor Q12.
  • FIG. 3c illustrates a bi-phasic pulse with positive polarity achieved by setting pin P3A and pin P3B high and setting pin P3C low.
  • a pulse is applied to pin P1A, turning transistor Q1 on.
  • pin P4A and pin P4B are set high and pin P4C is set low to turn on transistor Q2.
  • a pulse is then applied to pin P2A to turn on transistor Q12.
  • FIG. 3d illustrates a bi-phasic pulse with negative polarity achieved by setting pin P4A and pin P4B high and setting pin P4C low. This turns on transistor Q2. A pulse is then applied to pin P2A, turning on transistor Q12. This creates the negative portion of the bi-phasic pulse. Thereafter, pins P3A and P3B are set high and pin P3C is set low, and a pulse is applied to pin P!A. This turns on transistors Q13 and Q1 to create the positive portion of the bi-phasic pulse.
  • FIG. 3e illustrates sequential pulses with positive polarity. This is achieved by setting pin P3A and pin P3B high and setting pin P3C low to turn on transistor Q13. A pulse is then applied to pin P1A, turning transistor Q1 on, and repeated for as many positive pulses needed.
  • FIG. 3f illustrates sequential pulses with negative polarity being achieved by setting pins P4A and P4B high and setting pin P4C low to turn on transistor Q2. Repeated pulses are applied to pin P2A to turn on transistor Q12 for as many negative pulses desired. As seen in FIGS. 3e and 3f, no voltage is lost across capacitor C3.
  • FIG. 3g illustrates a tri-phasic pulse with positive polarity. This is achieved by first setting pin P3A and pin P3B high and setting pin P3C low. A pulse is then applied to pin P1A. Then, pins P4A and P4B are set high and pin P4C set low. A pulse is then applied to pin P2A. Finally, pins P3A and P3B are set high and pin P3C is set low. A pulse is applied to pin P1A.
  • FIG. 3h illustrates a tri-phasic pulse with negative polarity. This is achieved by first setting pins P4A and P4B high and setting pin P4C low. A pulse is applied to pin P2A. Then, pins P3A and P3B are set high and pin P3C is set low. A pulse is applied to pin P1A. Finally, pins P4A and P4B are set high and pin P4C is set low. A pulse is then applied to pin P2A.
  • This output bridge circuit is the independent on/off controls of transistors Q1, Q2, Q12, and Q13.
  • the three control pins P4A, P4B, P4C, and P3A, P3B, and P3C for the gate drive circuits of transistors Q2 and Q13, respectively, allow separate control to turn on and off, and reduce current variations with respect to time.
  • a n-phasic defibrillation pulse can easily be generated by alternating the activation of transistors Q1 and Q13 together, with the activation of transistors Q2 and Q12 together.

Landscapes

  • Health & Medical Sciences (AREA)
  • Cardiology (AREA)
  • Heart & Thoracic Surgery (AREA)
  • Engineering & Computer Science (AREA)
  • Biomedical Technology (AREA)
  • Nuclear Medicine, Radiotherapy & Molecular Imaging (AREA)
  • Radiology & Medical Imaging (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Animal Behavior & Ethology (AREA)
  • General Health & Medical Sciences (AREA)
  • Public Health (AREA)
  • Veterinary Medicine (AREA)
  • Electrotherapy Devices (AREA)

Abstract

An output bridge circuit comprising four independently controlled transistors connected between first and second electrode terminals and a defibrillation capacitor. Two of the four transistors are driven by push-pull driver circuits and connected between the capacitor and the first and second electrode terminals. The remaining two transistors are connected between the first and second electrode terminals and ground terminals. By triggering one of the transistors connected to the push-pull driver circuits and one of the transistors connected between the electrode terminals and the ground terminal, a mono-phasic, multi-phasic, or sequential defibrillation pulse can be generated by activating the appropriate transistors.

Description

BACKGROUND OF THE INVENTION
The present invention relates to an implantable defibrillator output circuit, and more specifically to an output bridge circuit for issuing mono-phasic, multi-phasic, and sequential defibrillation pulses.
In the field of implantable defibrillators, it has been found that a bi-phasic defibrillation pulse applied to a fibrillating heart is useful in controlling and arresting ventricular fibrillation. See for example, commonly assigned U.S. patent application Ser. No. 143,061, filed Jan. 12, 1988, and entitled BI-PHASIC PULSE GENERATOR FOR AN IMPLANTABLE DEFIBRILLATOR. This application discloses a circuit for generating a bi-phasic voltage pulse, the circuit including first and second thyristors for regulating the voltage of a capacitor. The circuit further includes an output sensing section for sensing the exponential decay of the capacitor and signalling a control circuit to switch metal oxide silicon insulated gate transistors (MOSIGT) in a ground circuit such that after one thyristor applies a voltage pulse to the heart in a first polarity the control circuit interrupts to turn off the thyristor. The other thyristor then applies the voltage pulse to the heart in a second and opposite polarity. It, in turn, is turned off by a second MOSIGT. While this disclosed circuit is capable of generating a bi-phasic defibrillation pulse, the ground return terminal needs to be disconnected in order to commutate the current flow through the electrodes to the heart.
SUMMARY OF THE INVENTION
It is a primary object of the present invention to provide an implantable defibrillator output circuit capable of delivering a multi-phasic defibrillation pulse without having to repeatedly disconnect the ground return reference terminal.
It is another object of this invention to provide an implantable defibrillator output bridge circuit wherein energy on a defibrillator capacitor can be used for the delivery of bi-phasic, tri-phasic, and sequential defibrillation pulses.
The present invention comprises an implantable defibrillator output circuit comprising a bridge configuration having four Metal Oxide Silicon Insulated Gate Transistors (MOSIGT's) and arranged with the top two transistors having transformer isolated gate drives and the bottom two transistors having turn off time control and low impedance clamping. Furthermore, all four MOSIGT's have independent on/off control to allow for mono-phasic, bi-phasic, tri-phasic, and sequential defibrillation pulses, and permit the selection of delivery polarity as either positive or negative without having to disconnect the ground return reference.
The above and other objects and advantages will become more readily apparent when reference is made to the following description taken in conjunction with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is an electrical schematic diagram of the implanatable defibrillator output bridge circuit in accordance with the present invention.
FIG. 2 is a schematic diagram illustrating the use of the implantable defibrillator output bridge circuit of the present invention in conjunction with an implanatable defibrillation system.
FIGS. 3a-3h are graphical plots of defibrillation pulses produced by the output bridge circuit illustrated in FIG. 1.
DETAILED DESCRIPTION OF THE DRAWINGS
Referring first to FIG. 1, the implantable defibrillator output bridge circuit is generally shown at 10. The circuit 10 comprises a left portion 12a and a right portion 12b. With the exception of the transistor Q23 and resistor R11, the circuit portions 12a and 12b are mirror images of each other. Therefore, a detailed description of circuit portion 12a will be made first and a brief description of circuit portion 12b will follow.
The circuit 10 includes input signal pins P1A, P2A, P3A, P4A, P5A, P3B, P4B, P3C, and P4C. In addition, output pins are provided at patch+and patch-for connecting the circuit 10 to defibrillation electrodes implanted on the heart. Ground return pins are also provided for each side of the circuit 10, the function of which will be described hereinafter. Each circuit portion 12a and 12b connects to a capacitor C3 at respective pins designated Vcap. The four MOSIGT's are transistors Q1, Q2, Q12, and Q13. The top transistors Q1 and Q12 have transformer isolated gate drives. The bottom transistors Q2 and Q13 have controlled turn off time and low impedance clamping. Each MOSIGT Q1, Q2, Q12, and Q13 has independent on/off control. As will become more apparent hereinafter, transistors Q1 and Q12 are used for controlling the multi-phasic nature of the defibrillation pulse, while transistors Q2 and Q13 set the polarity of the defibrillation pulse by selecting one of the pins patch+or patch-as the ground-return.
Input signal pin P1A connects to push-pull driver transistor configuration comprising transistors Q3, Q4, Q5, and Q6. The push-pull driver generates a square wave with amplitude +/-Gate-bias. The push-pull driver is connected to a DC blocking capacitor C1, which in turn is connected to the primary side of the pulse transformer T1. The gate and source of the transistor Q7 connects across the secondary side of the transformer T1 while the gate and drain of Q7 are connected in parallel with resistor R1 and zener diode Z1. The gate and source of the transistor Q1 are connected in parallel with resistor R1 and zener diode Z1. Diode D1 connects across the drain and source of the transistor Q1.
Diodes D3 and D4 connect the source of transistor Q1 to the drain of transistor Q2. Diode D2 connects across the source and drain of the transistor Q2. The gate of the transistor Q2 is connected to resistor R5 and the emitters of the transistors Q9 and Q10. Resistor R5 also connects to the drain of the transistor Q11. Connected across the gate and source of transistor Q11 is resistor R6.
A series connection of resistor R3 and diode D9 is connected to the base of the transistor Q9. Similarly, the series connection of resistor R4 and diode D10 is connected to the base of the transistor Q10. Input signal pins P4A and P4B connect between resistor R3 and diode D9, and resistor R4 and diode D10, respectively. Transistors Q23 is provided with resistor R11 connected across its gate and source for providing access to an external dump load as will be explained hereinafter.
The circuit portion 12b is the same as circuit portion 12a with the exception of transistor Q23 and resistor R11. Transistors Q14, Q15, Q16, and Q17 comprise a push-pull driver configuration connected to the pulse transformer T2 in the same way as transistors Q3-Q6. Transistor Q18 is connected to the secondary side of the transformer T2 and to resistor R2, zener diode Z2, and transistor Q12, similar to the connections between transistor Q7, resistor R1, zener diode Z1 and transistor Q1 in circuit portion 12a.
Diodes D7 and D8 connect the transistor Q1 to the transistor Q13 in a similar manner as diodes D3 and D4 connect transistor Q1 to transistor Q2. The gate of transistor Q13 connects to the emitters of transistors Q20 and Q21 and to resistor R9. The series connection of resistor R7 and diode D11 is connected to the base of the transistor Q20. Similarly, the series connection of diode D12 and resistor R8 is connected to the base of transistor Q21. The input signal control pins P3A and P3B connect between resistor R7 and diode D11, and resistor R8 and diode D12, respectively. Resistor R9 connects the emitters of the transistors Q20 and Q21 to the drain of the transistor Q22. Resistor R10 is connected across the gate and source of transistor Q22.
The operation of circuit 10 will now be described with respect to the transistor Q1 and Q13 corresponding to input signal pins P1A, and P3A, P3B, and P3C, respectively, while pins P4A, P4B, P2A and P4C are at ground potential. The Gate-bias voltage is positive with respect to ground-return. To operate transistor Q1, a positive going pulse with respect to the ground-return is applied to pin P1A. This drives the push-pull driver configuration of transistors Q3-Q6 to generate a square wave with amplitude +/-Gate-bias. This drives the primary side of the pulse transformer T1 via the DC blocking capacitor C1. A positive pulse on the dotted secondary of the pulse transformer T1 causes the intrinsic body diode, created by making the gate more negative than the source, to conduct, which then causes the gate of transistor Q1 to charge to+Gate-bias volts, turning transistor Q1 on. As long as a positive voltage pulse is applied on pin P1A, transistor Q1 is on until the gate charge is depleted. A negative pulse on the secondary of pulse transformer T1 caused by pin P1A returning to ground potential forces the gate of the transistor Q7 to be more positive than the source of transistor Q7, so that transistor Q7 turns on providing a low impedance discharge path for the gate charge on transistor Q1. Hence, Q1 turns off. The zener diode Z1, when forward biased, prevents the gate of transistors Q1 from charging to -Gate-bias volts. The overall impedance that the gate of transistor Q1 sees when charging or discharging is the output impedance of the push-pull driver configuration of transistors Q3-Q6. Resistor R1 provides a high impedance gate discharge path, gate to source, of transistor Q1, that prevents charge from accumulating on the gate of transistor Q1 and therefore prevents false turn on. The zener diode Z1 clamps positive gate to source voltage of transistor Q1 in excess of positive gate-bias that may be caused via the transfer capacitance of transistor Q1 by rapidly changing positive drain to source voltages. Zener diode Z1 also clamps negative gate to source voltages in excess of a diode drop caused by the same conditions. Further, zener diode Z1 protects the gate to source potential of transistor Q1 from exceeding its maximum ratings and also helps to minimize false turn on caused by a change of voltage with respect to time seen by the drain to source of transistor Q1.
Diode D1 protects Q1 if the source potential is greater than drain potential. Diode D3 also protects Q1 in an effort to keep current from flowing into the source of Q1 if the cathode side of diode D3 becomes more positive than the drain of transistor Q1. This condition can occur due to the stray inductance and the counter EMF generated by the change in current with respect to time when the other side of the bridge is turned off. Diodes D6 and D8 protect transistor Q13 in the same way as diodes D1 and D3 protect transistor Q1.
To operate transistor Q13, input signal pins P3A, P3B, and P3C are employed. A positive going pulse with respect to ground-return on pins P3A and P3B turns on transistor Q20, and turns off transistor Q21, respectively, which then allows the gate of transistor Q13 to charge to+Gate-bias volts, thus turning transistor Q13 on. The input signal at pin P3C must be kept low to keep transistor Q13 on. When pin P3A is set low, Q20 is turned off. P3C is set high while P3B is still high to turn on transistor Q22. Thus, the gate of transistor Q13 slowly discharges through resistor R9. By allowing the gate to slowly discharge, the drain current through transistor Q13 slowly decreases thereby reducing the change with respect to time of the drain current. The input signal at pin P3B was positive and returns to ground-return. This turns on transistor Q21 to provide a low impedance clamp to the gate of transistor Q13, thus turning transistor Q13 off. Once pin P3B is set low, P3C can be set low. A low impedance clamp is required to prevent transistor Q13 from falsely turning on due to induced gate voltages caused by rapidly changing positive drain to source voltages that couple through the transfer capacitor. Resistors R7, R8, and R10 are pull down resistors to keep transistors Q20, and Q22 off, and Q21 on for activating the low impedance clamp. The diodes D11 and D12 protect the base to emitter junctions of transistors Q20 and Q21, respectively. Diodes D11 and D12 also prevent the base to emitter junctions of these transistors from entering the zener conduction region when transistor Q20 is off but there is still a +Gate-bias voltage on the gate of transistor Q13, and when transistor Q20 is on but transistor Q21 is off.
Because the bridge is symmetrical, the same operation applies to the transistors Q2 and Q12. Specifically, a positive going pulse with respect to ground-return applied to pin P2A turns on transistor Q12 via the push-pull driver configuration of transistors Q14-Q17 and the transformer T2.
A positive going pulse on pins P4A and P4B turns on transistor Q2 by turning on transistor Q9 and turning off transistor Q10, respectively. Pin P4C is held at ground potential to keep Q2 turned on. A pulse on pin P4B turns on transistor Q10 and thus provides a low impedance clamp to the gate of transistor Q2, turning Q2 off. Diodes D9 and D10 function in the same way as diodes D11 and D12.
In the event that the defibrillation pulse should not be delivered to the heart, pin P5A is set high to direct the pulse to an external load (not shown).
The circuit 10 is used in an implantable defibrillator unit 14 as part of an implantable defibrillation system illustrated in FIG. 2. Typically, the defibrillator unit 14 also includes an arrhythmia detection circuit 16 and a stimulation control circuit 18 connected to both the detection circuit 16 and the output circuit 10. Defibrillator unit 14, including the circuits 10, 16, and 18, is of a size whereby it comfortably can be implanted in the abdomen of the patient.
The arrhythmia detection circuit 1 is connected to sensing electrodes 20 implanted in or on the heart. The output circuit 10 is connected to implanted electrodes 22 and 24, shown mounted on the heart for performing defibrillation. The control circuit 18 is triggered by the arrhythmia detection circuit 16 to trigger the output circuit 10 and apply a defibrillation pulse to the heart across electrodes 22 and 24. The output circuit 10 is capable of delivering mono-phasic, bi-phasic, tri-phasic, . . . n-phasic, and sequential defibrillation pulses to the heart depending upon the control signals applied to the input signal pins P1A-P5A, P3B, P4B, P3C and P4C. The desired type of defibrillation pulse delivered to the heart is programmed in the control circuit 18 which applies the necessary signals to the appropriate signal pins.
As mentioned previously, transistors Q1 and Q12 determine the multi-phasic nature of the defibrillation pulse, and transistors Q2 and Q13 determine the polarity of the pulse. Transistors Q1 and Q13 are used together to generate positive pulses. Transistors Q2 and Q12 are used together to generate negative pulses. With transistor Q!3 turned on, positive pulses will be generated, the duration of which is determined by the length of time transistor Q1 is turned on. The same is true for negative pulses generated by maintaining transistor Q2 on, and varying the pulse duration by the duration which transistor Q12 is on. To generate multi-phasic pulses, the activation of transistors Q1 and Q13 is followed by the activation of transistors Q2 and Q12, or vice versa, for as many phases of the pulse desired. The actual pulse, whether positive or negative, exponentially decreases in magnitude as it normally would, across capacitor C3.
With reference to FIGS. 1 and 3a-3h, representative defibrillation pulses which can be delivered to the heart by the output circuit 10 will now be described.
FIG. 3a illustrates a mono-phasic pulse with positive polarity. To achieve this pulse, input signal pins P3A and P3B are set high and input signal pin P3C is grounded to turn transistor Q13 on. A positive going pulse of a predetermined duration is then obtained by setting pin P1A high to turn on transistor Q1.
FIG. 3b illustrates a mono-phasic pulse with negative polarity. This is achieved by setting pins P4A and P4B high and setting pin P4C low to turn on transistor Q2. A pulse is then applied to pin P2A to turn on transistor Q12.
FIG. 3c illustrates a bi-phasic pulse with positive polarity achieved by setting pin P3A and pin P3B high and setting pin P3C low. A pulse is applied to pin P1A, turning transistor Q1 on. Thereafter, pin P4A and pin P4B are set high and pin P4C is set low to turn on transistor Q2. A pulse is then applied to pin P2A to turn on transistor Q12.
FIG. 3d illustrates a bi-phasic pulse with negative polarity achieved by setting pin P4A and pin P4B high and setting pin P4C low. This turns on transistor Q2. A pulse is then applied to pin P2A, turning on transistor Q12. This creates the negative portion of the bi-phasic pulse. Thereafter, pins P3A and P3B are set high and pin P3C is set low, and a pulse is applied to pin P!A. This turns on transistors Q13 and Q1 to create the positive portion of the bi-phasic pulse.
FIG. 3e illustrates sequential pulses with positive polarity. This is achieved by setting pin P3A and pin P3B high and setting pin P3C low to turn on transistor Q13. A pulse is then applied to pin P1A, turning transistor Q1 on, and repeated for as many positive pulses needed.
FIG. 3f illustrates sequential pulses with negative polarity being achieved by setting pins P4A and P4B high and setting pin P4C low to turn on transistor Q2. Repeated pulses are applied to pin P2A to turn on transistor Q12 for as many negative pulses desired. As seen in FIGS. 3e and 3f, no voltage is lost across capacitor C3.
FIG. 3g illustrates a tri-phasic pulse with positive polarity. This is achieved by first setting pin P3A and pin P3B high and setting pin P3C low. A pulse is then applied to pin P1A. Then, pins P4A and P4B are set high and pin P4C set low. A pulse is then applied to pin P2A. Finally, pins P3A and P3B are set high and pin P3C is set low. A pulse is applied to pin P1A.
FIG. 3h illustrates a tri-phasic pulse with negative polarity. This is achieved by first setting pins P4A and P4B high and setting pin P4C low. A pulse is applied to pin P2A. Then, pins P3A and P3B are set high and pin P3C is set low. A pulse is applied to pin P1A. Finally, pins P4A and P4B are set high and pin P4C is set low. A pulse is then applied to pin P2A.
Energy flow is always from Vcap, through transistor Q1, out through patch+, through the heart, into patch-, through transistor Q13, to ground-return, or from Vcap, through transistor Q12, out through patch-, through the heart, into path+, through transistor Q2, and to ground-return.
The advantages of this output bridge circuit are the independent on/off controls of transistors Q1, Q2, Q12, and Q13. The three control pins P4A, P4B, P4C, and P3A, P3B, and P3C for the gate drive circuits of transistors Q2 and Q13, respectively, allow separate control to turn on and off, and reduce current variations with respect to time. In operation, at least one of the two patch leads path+or patch-is always connected to ground-return. Furthermore, a n-phasic defibrillation pulse can easily be generated by alternating the activation of transistors Q1 and Q13 together, with the activation of transistors Q2 and Q12 together.
The above description is intended by way of example only and is not intended to limit the present invention in any way except as set forth in the following claims.

Claims (5)

We claim:
1. An output circuit for use in an implantable defibrillation system, said circuit comprising:
capacitor means for storing a predetermined voltage;
first and second switching means, both connected to said capacitor means and capable of being triggered to active conditions;
a ground-return terminal;
first and second electrode lead terminals connected to said first and second switching means, respectively;
.[.third and.]. fourth .Iadd.and third .Iaddend.switching means connected to said first and second lead terminals, respectively, for selectively connecting said first and second electrode lead terminals, respectively, to said ground-return terminal when triggered to active conditions; and
triggering means for triggering said first and said third switching means to said active conditions to allow voltage stored by said capacitor means to discharge through said first and second electrode lead terminals in a first polarity, and for triggering said second and fourth switching means to said active conditions to allow voltage stored by said capacitor means to discharge through said first and second electrode lead terminals in a second polarity opposite to said first polarity.
2. The circuit of claim 1, and further comprising first and second push-pull driver circuits; first and second control pins connected to said first and second push-pull driver circuits, respectively; and first and second pulse transformers; said first and second pulse transformers including primary and secondary windings, said secondary windings being connected to said first and second switching means, said primary windings being connected to said push-pull driver circuits, and said first and second switching means being triggered to said active conditions by applying an electrical pulse to said first and second control pins.
3. An implantable defibrillation system for delivering mono-phasic, multi-phasic, and sequential defibrillation pulses to a heart via a pair of electrodes implanted on or about the heart, said system comprising:
an output circuit comprising capacitor means for storing a predetermined voltage, first and second switching means both connected to said capacitor means and capable of being triggered to active conditions;
a ground return terminal;
first and second electrode lead terminals connected, respectively to said first and second switching means and to said pair of electrodes;
.[.third and.]. fourth .Iadd.and third .Iaddend.switching means for selectively connecting said first and second electrode lead terminals, respectively, to said ground return terminal when triggered to active conditions;
a control circuit for selectively triggering said first and said third switching means to said active conditions for allowing voltage stored by said capacitor means to discharge through said first and second electrode lead terminals in a first polarity, and triggering said second and fourth switching means to said active conditions for allowing voltage stored by said capacitor means to discharge through said first and second electrode lead terminals in a second polarity opposite to said first polarity.
4. A method for generating a multi-phasic defibrillation pulse via four independently controlled electrical switching elements for delivery to the heart of a patient via first and second electrodes implanted on or about the heart, said method comprising the steps of:
charging a capacitor to a predetermined voltage;
triggering a first electrical switching element connected to said capacitor and said first electrode to an active condition and triggering a third electrical switching element connected to said second electrode and a ground terminal to an active condition for delivering voltage through said first an second electrodes to the heart in a first polarity;
triggering a second electrical switching element connected to said capacitor and said second electrode to an active condition and triggering a fourth electrical switching element connected to said first electrode and a ground terminal to an active condition for delivering voltage through said first and second electrodes to the heart in a second polarity opposite to said first polarity.
5. An implantable defibrillation system for delivering mono-phasic, multi-phasic and sequential defibrillation pulses to a heart via a pair of discharge electrodes implanted on or about the heart, said system comprising:
sensing electrode means mounted on or about the heart;
arrhythmia sensing means connected to said sensing electrode means for detecting an arrhythmia of the heart;
an output circuit comprising capacitor means for storing a predetermined voltage; first and second switching means connected to said capacitor means and said discharge electrodes, and capable of being triggered to active conditions; a ground return terminal.Iadd.; .Iaddend.first and second electrode lead terminals connected, respectively, to said first and second switching means and to said pair of electrodes; .[.third and.]. fourth .Iadd.and third .Iaddend.switching means for selectively connecting said first and second electrode lead terminals, respectively, to said ground return terminal when triggered to active conditions;
control means for selectively triggering said first and said third switching means to said active conditions for allowing voltage stored by said capacitor means to discharge through said first and second electrode lead terminals in a first polarity, and triggering said second and fourth switching means to said active conditions for allowing voltage stored by said capacitor means to discharge through said first and second electrode lead terminals in a second polarity opposite to said first polarity.
US08/051,899 1990-03-28 1993-03-12 Implantable N-phasic defibrillator output bridge circuit Expired - Lifetime USRE34879E (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/051,899 USRE34879E (en) 1990-03-28 1993-03-12 Implantable N-phasic defibrillator output bridge circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US07/501,527 US4998531A (en) 1990-03-28 1990-03-28 Implantable N-phasic defibrillator output bridge circuit
US08/051,899 USRE34879E (en) 1990-03-28 1993-03-12 Implantable N-phasic defibrillator output bridge circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US07/501,527 Reissue US4998531A (en) 1990-03-28 1990-03-28 Implantable N-phasic defibrillator output bridge circuit

Publications (1)

Publication Number Publication Date
USRE34879E true USRE34879E (en) 1995-03-14

Family

ID=23993918

Family Applications (2)

Application Number Title Priority Date Filing Date
US07/501,527 Ceased US4998531A (en) 1990-03-28 1990-03-28 Implantable N-phasic defibrillator output bridge circuit
US08/051,899 Expired - Lifetime USRE34879E (en) 1990-03-28 1993-03-12 Implantable N-phasic defibrillator output bridge circuit

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US07/501,527 Ceased US4998531A (en) 1990-03-28 1990-03-28 Implantable N-phasic defibrillator output bridge circuit

Country Status (1)

Country Link
US (2) US4998531A (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6647294B2 (en) 2000-03-15 2003-11-11 Cardiac Pacemakers, Inc. High-side energy delivery through a single-quadrant thyristor triggered with a current-limiting switch
US20110066199A1 (en) * 2007-02-22 2011-03-17 Linder William J High voltage capacitor route with integrated failure point
US20110149474A1 (en) * 2009-12-18 2011-06-23 Sherwood Gregory J Systems and methods to connect sintered aluminum electrodes of an energy storage device
US20110149475A1 (en) * 2009-12-18 2011-06-23 Sherwood Gregory J Sintered capacitor electrode including a folded connection
US20110152959A1 (en) * 2009-12-18 2011-06-23 Sherwood Gregory J Implantable energy storage device including a connection post to connect multiple electrodes
US8428713B2 (en) 2010-03-09 2013-04-23 Cardiac Pacemakers, Inc. Implantable defibrillation output circuit
US8725252B2 (en) 2009-12-18 2014-05-13 Cardiac Pacemakers, Inc. Electric energy storage device electrode including an overcurrent protector
US8848341B2 (en) 2010-06-24 2014-09-30 Cardiac Pacemakers, Inc. Electronic component mounted on a capacitor electrode
US9129749B2 (en) 2009-12-18 2015-09-08 Cardiac Pacemakers, Inc. Sintered electrodes to store energy in an implantable medical device
US9269498B2 (en) 2009-12-18 2016-02-23 Cardiac Pacemakers, Inc. Sintered capacitor electrode including multiple thicknesses

Families Citing this family (105)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5209229A (en) * 1991-05-20 1993-05-11 Telectronics Pacing Systems, Inc. Apparatus and method employing plural electrode configurations for cardioversion of atrial fibrillation in an arrhythmia control system
US5833712A (en) * 1991-05-23 1998-11-10 Angeion Corporation Implantable defibrillator system for generating a biphasic waveform
US5534015A (en) * 1992-02-18 1996-07-09 Angeion Corporation Method and apparatus for generating biphasic waveforms in an implantable defibrillator
US5591209A (en) * 1994-05-19 1997-01-07 Angeion Corporation Implantable defibrillator system for generating an active biphasic waveform
US5306291A (en) * 1992-02-26 1994-04-26 Angeion Corporation Optimal energy steering for an implantable defibrillator
SE9202663D0 (en) * 1992-09-16 1992-09-16 Siemens Elema Ab IMPLANTABLE HEART DEFIBRILLATOR
EP0589251B1 (en) * 1992-09-25 2000-11-02 Cardiac Pacemakers, Inc. Apparatus for generating multiphasic defibrillation waveforms based on pulse width ratios
EP0589252A3 (en) * 1992-09-25 1994-12-07 Cardiac Pacemakers Inc Fibrillation induction method for implantable devices.
US5441518A (en) * 1993-07-22 1995-08-15 Angeion Corporation Implantable cardioverter defibrillator system having independently controllable electrode discharge pathway
US5522853A (en) * 1992-10-27 1996-06-04 Angeion Corporation Method and apparatus for progressive recruitment of cardiac fibrillation
US5411528A (en) * 1992-11-19 1995-05-02 Pacesetter, Inc. Electrically programmable polarity connector for an implantable body tissue stimulator
US5456690A (en) * 1993-05-20 1995-10-10 Ventritex, Inc. System and method for fractal pulse defibrillation
US5468254A (en) * 1993-07-26 1995-11-21 Cardiac Pacemakers, Inc. Method and apparatus for defibrillation using a multiphasic truncated exponential waveform
US5425748A (en) * 1993-08-05 1995-06-20 Ventritex, Inc. Method and apparatus for cardiac defibrillation
US5593427A (en) * 1993-08-06 1997-01-14 Heartstream, Inc. Electrotherapy method
US5607454A (en) * 1993-08-06 1997-03-04 Heartstream, Inc. Electrotherapy method and apparatus
US5344429A (en) * 1993-08-20 1994-09-06 Medtronic, Inc. Pulse routing apparatus for cardioversion and defibrillation
US5447518A (en) * 1993-08-31 1995-09-05 Ventritex, Inc. Method and apparatus for phase related cardiac defibrillation
US5871505A (en) * 1993-10-06 1999-02-16 Adams; Theodore P. Apparatus for generating biphasic waveforms in an implantable defibrillator
US5372606A (en) * 1993-10-07 1994-12-13 Cardiac Pacemakers, Inc. Method and apparatus for generating adaptive n-phasic defibrillation waveforms
FR2710848B1 (en) * 1993-10-08 1995-12-01 Ela Medical Sa Implantable defibrillator with optically isolated shock generator.
FR2711064B1 (en) * 1993-10-15 1995-12-01 Ela Medical Sa Implantable defibrillator / pacemaker with multiphase shock generator.
US5470341A (en) * 1993-12-10 1995-11-28 Medtronic, Inc. High voltage switch drive for implantable cardioverter/defibrillator
US5620465A (en) * 1995-06-08 1997-04-15 Survivalink Corporation External defibrillator for producing and testing biphasic waveforms
US8825152B2 (en) * 1996-01-08 2014-09-02 Impulse Dynamics, N.V. Modulation of intracellular calcium concentration using non-excitatory electrical signals applied to the tissue
IL125424A0 (en) 1998-07-20 1999-03-12 New Technologies Sa Ysy Ltd Pacing with hemodynamic enhancement
US9289618B1 (en) 1996-01-08 2016-03-22 Impulse Dynamics Nv Electrical muscle controller
US7167748B2 (en) 1996-01-08 2007-01-23 Impulse Dynamics Nv Electrical muscle controller
US8321013B2 (en) 1996-01-08 2012-11-27 Impulse Dynamics, N.V. Electrical muscle controller and pacing with hemodynamic enhancement
IL125136A (en) * 1996-01-08 2003-07-31 Impulse Dynamics Nv Electrical cardiac muscle controller method and apparatus
US6415178B1 (en) * 1996-09-16 2002-07-02 Impulse Dynamics N.V. Fencing of cardiac muscles
US9713723B2 (en) 1996-01-11 2017-07-25 Impulse Dynamics Nv Signal delivery through the right ventricular septum
US5782880A (en) * 1996-04-23 1998-07-21 Medtronic, Inc. Low energy pacing pulse waveform for implantable pacemaker
US5968080A (en) * 1996-07-01 1999-10-19 Survivalink Corporation Method for determining the second phase of external defibrillator devices
US6411846B1 (en) * 1999-08-26 2002-06-25 Survivalink Corporation Method and apparatus for delivering a biphasic defibrillation pulse with variable energy
US6263239B1 (en) 1996-07-01 2001-07-17 Survivalink Corporation Method and apparatus for determining the second phase of defibrillator devices
US7840264B1 (en) 1996-08-19 2010-11-23 Mr3 Medical, Llc System and method for breaking reentry circuits by cooling cardiac tissue
US7908003B1 (en) 1996-08-19 2011-03-15 Mr3 Medical Llc System and method for treating ischemia by improving cardiac efficiency
US5728139A (en) * 1996-10-31 1998-03-17 Hewlett-Packard Company Automatic waveform selection for defibrillation
US5800462A (en) * 1996-12-18 1998-09-01 Zmd Corporation Electrotherapy circuit for producing therapeutic discharge waveform based on high-current sensing pulse
US5800463A (en) * 1996-12-18 1998-09-01 Zmd Corporation Electrotherapy circuit having controlled peak current
US5733310A (en) * 1996-12-18 1998-03-31 Zmd Corporation Electrotherapy circuit and method for producing therapeutic discharge waveform immediately following sensing pulse
US5904706A (en) * 1996-12-18 1999-05-18 Zmd Corporation Method and apparatus for producing electrotherapy current waveform with ripple
US6096063A (en) * 1996-12-18 2000-08-01 Zmd Corporation Electrotherapy circuit having controlled current discharge based on patient-dependent electrical parameter
US5769872A (en) * 1996-12-18 1998-06-23 Zmd Corporation Electrotherapy circuit and method for shaping current waveforms
US5797968A (en) * 1996-12-18 1998-08-25 Zmd Corporation Electrotherapy circuit for producing current waveform with sawtooth ripple
US6016442A (en) * 1998-03-25 2000-01-18 Cardiac Pacemakers, Inc. System for displaying cardiac arrhythmia data
US6035235A (en) * 1998-03-30 2000-03-07 Angeion Corp. Amplified voltage output switching network for a self-powered defibrillator
US6539255B1 (en) 1998-07-16 2003-03-25 Cardiac Science, Inc. Full-tilt exponential defibrillation waveform
US6463334B1 (en) 1998-11-02 2002-10-08 Cardiac Pacemakers, Inc. Extendable and retractable lead
US6501990B1 (en) * 1999-12-23 2002-12-31 Cardiac Pacemakers, Inc. Extendable and retractable lead having a snap-fit terminal connector
US6212429B1 (en) 1998-10-13 2001-04-03 Physio-Control Manufacturing Corporation Method and apparatus for converting a monophasic defibrillator to a biphasic defibrillator
US6292693B1 (en) * 1998-11-06 2001-09-18 Impulse Dynamics N.V. Contractility enhancement using excitable tissue control and multi-site pacing
US6104953A (en) * 1999-01-28 2000-08-15 Heartstream, Inc. Method and apparatus for delivering defibrillation and pacing energy from a single power source
US6119039A (en) 1999-01-28 2000-09-12 Heartstream, Inc. Method and apparatus for delivering defibrillation energy
EP2208782B1 (en) * 1999-02-04 2017-05-31 Pluristem Ltd. Method and apparatus for maintenance and expansion of hemopoietic stem cells and/or progenitor cells
US8666495B2 (en) 1999-03-05 2014-03-04 Metacure Limited Gastrointestinal methods and apparatus for use in treating disorders and controlling blood sugar
US8700161B2 (en) * 1999-03-05 2014-04-15 Metacure Limited Blood glucose level control
US8346363B2 (en) * 1999-03-05 2013-01-01 Metacure Limited Blood glucose level control
US9101765B2 (en) 1999-03-05 2015-08-11 Metacure Limited Non-immediate effects of therapy
US20040249421A1 (en) * 2000-09-13 2004-12-09 Impulse Dynamics Nv Blood glucose level control
US8019421B2 (en) * 1999-03-05 2011-09-13 Metacure Limited Blood glucose level control
US6405081B1 (en) 1999-04-22 2002-06-11 Koninklijke Philips Electronics N.V. Damped biphasic energy delivery circuit for a defibrillator
US6230054B1 (en) 1999-04-23 2001-05-08 Agilent Technologies, Inc. Apparatus for controlling delivery of defibrillation energy
US8014858B1 (en) 1999-05-26 2011-09-06 Impulse Dynamics N.V. Shockless defibrillation
US6418340B1 (en) * 1999-08-20 2002-07-09 Cardiac Pacemakers, Inc. Method and system for identifying and displaying groups of cardiac arrhythmic episodes
US6721594B2 (en) * 1999-08-24 2004-04-13 Cardiac Pacemakers, Inc. Arrythmia display
US6453201B1 (en) 1999-10-20 2002-09-17 Cardiac Pacemakers, Inc. Implantable medical device with voice responding and recording capacity
US7027863B1 (en) 1999-10-25 2006-04-11 Impulse Dynamics N.V. Device for cardiac therapy
US6993385B1 (en) * 1999-10-25 2006-01-31 Impulse Dynamics N.V. Cardiac contractility modulation device having anti-arrhythmic capabilities and a method of operating thereof
WO2001030445A1 (en) 1999-10-25 2001-05-03 Impulse Dynamics N.V. Cardiac contractility modulation device having anti-arrhythmic capabilities and a method of operating thereof
WO2001082771A2 (en) * 2000-05-04 2001-11-08 Impulse Dynamics N.V. Signal delivery through the right ventricular septum
US6665558B2 (en) * 2000-12-15 2003-12-16 Cardiac Pacemakers, Inc. System and method for correlation of patient health information and implant device data
US8548576B2 (en) 2000-12-15 2013-10-01 Cardiac Pacemakers, Inc. System and method for correlation of patient health information and implant device data
US6668193B2 (en) * 2001-01-04 2003-12-23 Cardiac Pacemakers, Inc. Method and apparatus for cardiac shock therapy
US6987998B2 (en) * 2001-02-28 2006-01-17 Cardiac Pacemakers, Inc. Cardiac rhythm management patient report
US6438420B1 (en) 2001-05-29 2002-08-20 Medtronic, Inc. High voltage switch isolation for implantable cardioverters/defibrillators
US6711437B2 (en) 2001-07-30 2004-03-23 Medtronic, Inc. Pacing channel isolation in multi-site cardiac pacing systems
US8423132B2 (en) * 2002-12-12 2013-04-16 Bio Control Medical (B.C.M.) Ltd. Efficient dynamic stimulation in an implanted device
DE602004027705D1 (en) 2003-02-10 2010-07-29 N trig ltd TOUCH DETECTION FOR A DIGITIZER
US7840262B2 (en) * 2003-03-10 2010-11-23 Impulse Dynamics Nv Apparatus and method for delivering electrical signals to modify gene expression in cardiac tissue
US11439815B2 (en) 2003-03-10 2022-09-13 Impulse Dynamics Nv Protein activity modification
US7751892B2 (en) * 2003-05-07 2010-07-06 Cardiac Pacemakers, Inc. Implantable medical device programming apparatus having a graphical user interface
EP1633434B1 (en) 2003-06-04 2014-11-19 Synecor Intravascular electrophysiological system
US7082336B2 (en) * 2003-06-04 2006-07-25 Synecor, Llc Implantable intravascular device for defibrillation and/or pacing
US8239045B2 (en) * 2003-06-04 2012-08-07 Synecor Llc Device and method for retaining a medical device within a vessel
US7617007B2 (en) * 2003-06-04 2009-11-10 Synecor Llc Method and apparatus for retaining medical implants within body vessels
US8792985B2 (en) 2003-07-21 2014-07-29 Metacure Limited Gastrointestinal methods and apparatus for use in treating disorders and controlling blood sugar
US7747335B2 (en) * 2003-12-12 2010-06-29 Synecor Llc Implantable medical device having pre-implant exoskeleton
WO2005077450A2 (en) * 2004-02-10 2005-08-25 Synecor, Llc Intravascular delivery system for therapeutic agents
US8352031B2 (en) * 2004-03-10 2013-01-08 Impulse Dynamics Nv Protein activity modification
US8548583B2 (en) * 2004-03-10 2013-10-01 Impulse Dynamics Nv Protein activity modification
US11779768B2 (en) 2004-03-10 2023-10-10 Impulse Dynamics Nv Protein activity modification
US7136702B2 (en) * 2004-03-19 2006-11-14 Medtronic, Inc. Method and apparatus for delivering multi-directional defibrillation waveforms
US7096063B2 (en) * 2004-03-19 2006-08-22 Medtronic, Inc. Method and apparatus for delivering multi-directional defibrillation waveforms
DE202004009224U1 (en) * 2004-06-14 2004-08-12 Isra Vision Systems Ag Sensor for measuring the surface of an object
EP1827571B1 (en) * 2004-12-09 2016-09-07 Impulse Dynamics NV Protein activity modification
US9821158B2 (en) 2005-02-17 2017-11-21 Metacure Limited Non-immediate effects of therapy
WO2006097934A2 (en) * 2005-03-18 2006-09-21 Metacure Limited Pancreas lead
US8046060B2 (en) 2005-11-14 2011-10-25 Cardiac Pacemakers, Inc. Differentiating arrhythmic events having different origins
US7655403B2 (en) 2006-12-02 2010-02-02 Texas Scottish Rite Hospital For Children CHD7 gene polymorphisms are associated with susceptibility to idiopathic scoliosis
WO2009078942A2 (en) * 2007-12-13 2009-06-25 Cardiac Pacemakers, Inc. Defibrillation shock output circuit
US8433404B2 (en) * 2009-05-19 2013-04-30 Cardiac Pacemakers, Inc. Integrated high voltage output circuit
WO2011092710A2 (en) 2010-02-01 2011-08-04 Metacure Limited Gastrointestinal electrical therapy
US9126055B2 (en) 2012-04-20 2015-09-08 Cardiac Science Corporation AED faster time to shock method and device

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4504773A (en) * 1981-09-10 1985-03-12 Kureha Kagaku Kogyo Kabushiki Kaisha Capacitor discharge circuit
US4693253A (en) * 1981-03-23 1987-09-15 Medtronic, Inc. Automatic implantable defibrillator and pacer
US4840177A (en) * 1987-11-03 1989-06-20 Hewlett-Packard Company Current-based defibrillator
US4850357A (en) * 1988-01-12 1989-07-25 Cardiac Pacemakers, Inc. Biphasic pulse generator for an implantable defibrillator

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4693253A (en) * 1981-03-23 1987-09-15 Medtronic, Inc. Automatic implantable defibrillator and pacer
US4504773A (en) * 1981-09-10 1985-03-12 Kureha Kagaku Kogyo Kabushiki Kaisha Capacitor discharge circuit
US4840177A (en) * 1987-11-03 1989-06-20 Hewlett-Packard Company Current-based defibrillator
US4850357A (en) * 1988-01-12 1989-07-25 Cardiac Pacemakers, Inc. Biphasic pulse generator for an implantable defibrillator

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7139606B2 (en) 2000-03-15 2006-11-21 Cardiac Pacemakers, Inc. High-side energy delivery through a single-quadrant thyristor triggered with a current-limiting switch
US6647294B2 (en) 2000-03-15 2003-11-11 Cardiac Pacemakers, Inc. High-side energy delivery through a single-quadrant thyristor triggered with a current-limiting switch
US8364259B2 (en) 2007-02-22 2013-01-29 Cardiac Pacemakers, Inc. High voltage capacitor route with integrated failure point
US20110066199A1 (en) * 2007-02-22 2011-03-17 Linder William J High voltage capacitor route with integrated failure point
US9269498B2 (en) 2009-12-18 2016-02-23 Cardiac Pacemakers, Inc. Sintered capacitor electrode including multiple thicknesses
US9123470B2 (en) 2009-12-18 2015-09-01 Cardiac Pacemakers, Inc. Implantable energy storage device including a connection post to connect multiple electrodes
US20110149475A1 (en) * 2009-12-18 2011-06-23 Sherwood Gregory J Sintered capacitor electrode including a folded connection
US11253711B2 (en) 2009-12-18 2022-02-22 Cardiac Pacemakers, Inc. Implantable energy storage device including a connection post to connect multiple electrodes
US8619408B2 (en) 2009-12-18 2013-12-31 Cardiac Pacemakers, Inc. Sintered capacitor electrode including a folded connection
US8725252B2 (en) 2009-12-18 2014-05-13 Cardiac Pacemakers, Inc. Electric energy storage device electrode including an overcurrent protector
US10236131B2 (en) 2009-12-18 2019-03-19 Cardiac Pacemakers, Inc. Implantable energy storage device including a connection post to connect multiple electrodes
US8873220B2 (en) 2009-12-18 2014-10-28 Cardiac Pacemakers, Inc. Systems and methods to connect sintered aluminum electrodes of an energy storage device
US8988859B2 (en) 2009-12-18 2015-03-24 Cardiac Pacemakers, Inc. Sintered capacitor electrode including a folded connection
US20110152959A1 (en) * 2009-12-18 2011-06-23 Sherwood Gregory J Implantable energy storage device including a connection post to connect multiple electrodes
US9129749B2 (en) 2009-12-18 2015-09-08 Cardiac Pacemakers, Inc. Sintered electrodes to store energy in an implantable medical device
US20110149474A1 (en) * 2009-12-18 2011-06-23 Sherwood Gregory J Systems and methods to connect sintered aluminum electrodes of an energy storage device
US9424997B2 (en) 2009-12-18 2016-08-23 Cardiac Pacemakers, Inc. Systems and methods to connect sintered aluminum electrodes of an energy storage device
US9721731B2 (en) 2009-12-18 2017-08-01 Cardiac Pacemakers, Inc. Systems and methods to connect sintered aluminum electrodes of an energy storage device
US10096429B2 (en) 2009-12-18 2018-10-09 Cardiac Pacemakers, Inc. Systems and methods to connect sintered aluminum electrodes of an energy storage device
US8428713B2 (en) 2010-03-09 2013-04-23 Cardiac Pacemakers, Inc. Implantable defibrillation output circuit
US8848341B2 (en) 2010-06-24 2014-09-30 Cardiac Pacemakers, Inc. Electronic component mounted on a capacitor electrode

Also Published As

Publication number Publication date
US4998531A (en) 1991-03-12

Similar Documents

Publication Publication Date Title
USRE34879E (en) Implantable N-phasic defibrillator output bridge circuit
US5833710A (en) Protection circuit for implantable electronic device
US6128531A (en) Delivery of ICD shock capacitor energy via a controlled current source
US5178140A (en) Implantable medical devices employing capacitive control of high voltage switches
US6041254A (en) H-bridge circuit for generating a high-energy biphasic waveform in an external defibrillator and further including a protective component that has both inductive and resistive properties
US6175765B1 (en) H-bridge circuit for generating a high-energy biphasic waveform in an external defibrillator
US5083562A (en) Method and apparatus for applying asymmetric biphasic truncated exponential countershocks
US6241751B1 (en) Defibrillator with impedance-compensated energy delivery
US5470341A (en) High voltage switch drive for implantable cardioverter/defibrillator
JPH0445193B2 (en)
US4745923A (en) Protection apparatus for patient-implantable device
US5222492A (en) Cardiac defibrillator including an electronic energy transfer circuit
DE69430893T2 (en) Implantable defibrillator with an optically isolated electro shock generator
CA2239986A1 (en) Optically controlled high-voltage switch for an implantable defibrillator
US20010027330A1 (en) Circuit for performing external pacing and biphasic defibrillation
US5800461A (en) Constant charge time of defibrillation capacitor
US5674266A (en) Biphasic defibrillation isolation circuit and method
US5909138A (en) Fast isolated IGBT driver for high voltage switching circuitry
US6968230B2 (en) H-bridge circuit for generating a high-energy biphasic and external pacing waveform in an external defibrillator
EP0326290B1 (en) Method and apparatus for applying asymmetric biphasic truncated exponential countershocks
US5891172A (en) High voltage phase selector switch for external defibrillators
EP1259290B1 (en) Defibrillator with a solid-state multiphasic circuit
US5033467A (en) Combined defibrillator pacer system utilizing pacer tip lead switch
US5411526A (en) Improved implantable defibrillator system for producing true-voltage-pulse waveforms
US5836972A (en) Parallel charging of mixed capacitors

Legal Events

Date Code Title Description
PTEF Application for a patent term extension

Free format text: PRODUCT NAME: CPI VENTALE P2 AICD SYSTEM; REQUESTED FOR 363 DAYS

Filing date: 19950508

Expiry date: 20100328

PTER Rejection of a request for patent term extension (for eg. ineligible, dismissal, withdrawal, etc)

Free format text: PRODUCT NAME: CPI VENTALE P2 AICD SYSTEM

Filing date: 19950508

Expiry date: 20100328

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

SULP Surcharge for late payment

Year of fee payment: 11